2015-01-27 20:52:42 +03:00
|
|
|
/*
|
2015-11-06 19:31:44 +03:00
|
|
|
* H8S TPU Driver
|
2015-01-27 20:52:42 +03:00
|
|
|
*
|
|
|
|
* Copyright 2015 Yoshinori Sato <ysato@users.sourcefoge.jp>
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/clocksource.h>
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/of.h>
|
2015-11-06 19:31:44 +03:00
|
|
|
#include <linux/of_address.h>
|
|
|
|
#include <linux/of_irq.h>
|
2015-01-27 20:52:42 +03:00
|
|
|
|
2015-11-07 16:18:51 +03:00
|
|
|
#define TCR 0x0
|
|
|
|
#define TSR 0x5
|
|
|
|
#define TCNT 0x6
|
2015-01-27 20:52:42 +03:00
|
|
|
|
2015-12-04 20:48:18 +03:00
|
|
|
#define TCFV 0x10
|
|
|
|
|
2015-01-27 20:52:42 +03:00
|
|
|
struct tpu_priv {
|
|
|
|
struct clocksource cs;
|
2015-11-09 00:55:12 +03:00
|
|
|
void __iomem *mapbase1;
|
|
|
|
void __iomem *mapbase2;
|
2015-01-27 20:52:42 +03:00
|
|
|
raw_spinlock_t lock;
|
|
|
|
unsigned int cs_enabled;
|
|
|
|
};
|
|
|
|
|
|
|
|
static inline unsigned long read_tcnt32(struct tpu_priv *p)
|
|
|
|
{
|
|
|
|
unsigned long tcnt;
|
|
|
|
|
2015-12-04 20:48:18 +03:00
|
|
|
tcnt = ioread16be(p->mapbase1 + TCNT) << 16;
|
|
|
|
tcnt |= ioread16be(p->mapbase2 + TCNT);
|
2015-01-27 20:52:42 +03:00
|
|
|
return tcnt;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int tpu_get_counter(struct tpu_priv *p, unsigned long long *val)
|
|
|
|
{
|
|
|
|
unsigned long v1, v2, v3;
|
|
|
|
int o1, o2;
|
|
|
|
|
2015-12-04 20:48:18 +03:00
|
|
|
o1 = ioread8(p->mapbase1 + TSR) & TCFV;
|
2015-01-27 20:52:42 +03:00
|
|
|
|
|
|
|
/* Make sure the timer value is stable. Stolen from acpi_pm.c */
|
|
|
|
do {
|
|
|
|
o2 = o1;
|
|
|
|
v1 = read_tcnt32(p);
|
|
|
|
v2 = read_tcnt32(p);
|
|
|
|
v3 = read_tcnt32(p);
|
2015-12-04 20:48:18 +03:00
|
|
|
o1 = ioread8(p->mapbase1 + TSR) & TCFV;
|
2015-01-27 20:52:42 +03:00
|
|
|
} while (unlikely((o1 != o2) || (v1 > v2 && v1 < v3)
|
|
|
|
|| (v2 > v3 && v2 < v1) || (v3 > v1 && v3 < v2)));
|
|
|
|
|
|
|
|
*val = v2;
|
|
|
|
return o1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline struct tpu_priv *cs_to_priv(struct clocksource *cs)
|
|
|
|
{
|
|
|
|
return container_of(cs, struct tpu_priv, cs);
|
|
|
|
}
|
|
|
|
|
2016-12-21 22:32:01 +03:00
|
|
|
static u64 tpu_clocksource_read(struct clocksource *cs)
|
2015-01-27 20:52:42 +03:00
|
|
|
{
|
|
|
|
struct tpu_priv *p = cs_to_priv(cs);
|
|
|
|
unsigned long flags;
|
|
|
|
unsigned long long value;
|
|
|
|
|
|
|
|
raw_spin_lock_irqsave(&p->lock, flags);
|
|
|
|
if (tpu_get_counter(p, &value))
|
|
|
|
value += 0x100000000;
|
|
|
|
raw_spin_unlock_irqrestore(&p->lock, flags);
|
|
|
|
|
|
|
|
return value;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int tpu_clocksource_enable(struct clocksource *cs)
|
|
|
|
{
|
|
|
|
struct tpu_priv *p = cs_to_priv(cs);
|
|
|
|
|
|
|
|
WARN_ON(p->cs_enabled);
|
|
|
|
|
2015-12-04 20:48:18 +03:00
|
|
|
iowrite16be(0, p->mapbase1 + TCNT);
|
|
|
|
iowrite16be(0, p->mapbase2 + TCNT);
|
|
|
|
iowrite8(0x0f, p->mapbase1 + TCR);
|
|
|
|
iowrite8(0x03, p->mapbase2 + TCR);
|
2015-01-27 20:52:42 +03:00
|
|
|
|
|
|
|
p->cs_enabled = true;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void tpu_clocksource_disable(struct clocksource *cs)
|
|
|
|
{
|
|
|
|
struct tpu_priv *p = cs_to_priv(cs);
|
|
|
|
|
|
|
|
WARN_ON(!p->cs_enabled);
|
|
|
|
|
2015-12-04 20:48:18 +03:00
|
|
|
iowrite8(0, p->mapbase1 + TCR);
|
|
|
|
iowrite8(0, p->mapbase2 + TCR);
|
2015-01-27 20:52:42 +03:00
|
|
|
p->cs_enabled = false;
|
|
|
|
}
|
|
|
|
|
2015-11-06 19:31:44 +03:00
|
|
|
static struct tpu_priv tpu_priv = {
|
|
|
|
.cs = {
|
|
|
|
.name = "H8S_TPU",
|
|
|
|
.rating = 200,
|
|
|
|
.read = tpu_clocksource_read,
|
|
|
|
.enable = tpu_clocksource_enable,
|
|
|
|
.disable = tpu_clocksource_disable,
|
|
|
|
.mask = CLOCKSOURCE_MASK(sizeof(unsigned long) * 8),
|
|
|
|
.flags = CLOCK_SOURCE_IS_CONTINUOUS,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2015-01-27 20:52:42 +03:00
|
|
|
#define CH_L 0
|
|
|
|
#define CH_H 1
|
|
|
|
|
2016-06-06 18:56:52 +03:00
|
|
|
static int __init h8300_tpu_init(struct device_node *node)
|
2015-01-27 20:52:42 +03:00
|
|
|
{
|
2015-11-06 19:31:44 +03:00
|
|
|
void __iomem *base[2];
|
|
|
|
struct clk *clk;
|
2016-06-06 18:56:52 +03:00
|
|
|
int ret = -ENXIO;
|
2015-01-27 20:52:42 +03:00
|
|
|
|
2015-11-06 19:31:44 +03:00
|
|
|
clk = of_clk_get(node, 0);
|
|
|
|
if (IS_ERR(clk)) {
|
|
|
|
pr_err("failed to get clock for clocksource\n");
|
2016-06-06 18:56:52 +03:00
|
|
|
return PTR_ERR(clk);
|
2015-01-27 20:52:42 +03:00
|
|
|
}
|
|
|
|
|
2015-11-06 19:31:44 +03:00
|
|
|
base[CH_L] = of_iomap(node, CH_L);
|
|
|
|
if (!base[CH_L]) {
|
|
|
|
pr_err("failed to map registers for clocksource\n");
|
|
|
|
goto free_clk;
|
2015-01-27 20:52:42 +03:00
|
|
|
}
|
2015-11-06 19:31:44 +03:00
|
|
|
base[CH_H] = of_iomap(node, CH_H);
|
|
|
|
if (!base[CH_H]) {
|
|
|
|
pr_err("failed to map registers for clocksource\n");
|
|
|
|
goto unmap_L;
|
2015-01-27 20:52:42 +03:00
|
|
|
}
|
|
|
|
|
2015-11-09 00:55:12 +03:00
|
|
|
tpu_priv.mapbase1 = base[CH_L];
|
|
|
|
tpu_priv.mapbase2 = base[CH_H];
|
2015-01-27 20:52:42 +03:00
|
|
|
|
2016-06-06 18:56:52 +03:00
|
|
|
return clocksource_register_hz(&tpu_priv.cs, clk_get_rate(clk) / 64);
|
2015-01-27 20:52:42 +03:00
|
|
|
|
2015-11-06 19:31:44 +03:00
|
|
|
unmap_L:
|
|
|
|
iounmap(base[CH_H]);
|
|
|
|
free_clk:
|
|
|
|
clk_put(clk);
|
2016-06-06 18:56:52 +03:00
|
|
|
return ret;
|
2015-01-27 20:52:42 +03:00
|
|
|
}
|
|
|
|
|
2017-05-26 17:56:11 +03:00
|
|
|
TIMER_OF_DECLARE(h8300_tpu, "renesas,tpu", h8300_tpu_init);
|