2005-04-17 02:20:36 +04:00
|
|
|
/*
|
|
|
|
* AMD 755/756/766/8111 and nVidia nForce/2/2s/3/3s/CK804/MCP04
|
|
|
|
* IDE driver for Linux.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2000-2002 Vojtech Pavlik
|
2010-01-18 10:18:17 +03:00
|
|
|
* Copyright (c) 2007-2010 Bartlomiej Zolnierkiewicz
|
2005-04-17 02:20:36 +04:00
|
|
|
*
|
|
|
|
* Based on the work of:
|
|
|
|
* Andre Hedrick
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License version 2 as published by
|
|
|
|
* the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/ide.h>
|
|
|
|
|
2008-07-25 00:53:32 +04:00
|
|
|
#define DRV_NAME "amd74xx"
|
|
|
|
|
2008-02-02 01:09:30 +03:00
|
|
|
enum {
|
|
|
|
AMD_IDE_CONFIG = 0x41,
|
|
|
|
AMD_CABLE_DETECT = 0x42,
|
|
|
|
AMD_DRIVE_TIMING = 0x48,
|
|
|
|
AMD_8BIT_TIMING = 0x4e,
|
|
|
|
AMD_ADDRESS_SETUP = 0x4c,
|
|
|
|
AMD_UDMA_TIMING = 0x50,
|
2005-04-17 02:20:36 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
static unsigned int amd_80w;
|
|
|
|
static unsigned int amd_clock;
|
|
|
|
|
2007-07-10 01:17:57 +04:00
|
|
|
static char *amd_dma[] = { "16", "25", "33", "44", "66", "100", "133" };
|
2005-04-17 02:20:36 +04:00
|
|
|
static unsigned char amd_cyc2udma[] = { 6, 6, 5, 4, 0, 1, 1, 2, 2, 3, 3, 3, 3, 3, 3, 7 };
|
|
|
|
|
2008-02-02 01:09:30 +03:00
|
|
|
static inline u8 amd_offset(struct pci_dev *dev)
|
|
|
|
{
|
|
|
|
return (dev->vendor == PCI_VENDOR_ID_NVIDIA) ? 0x10 : 0;
|
|
|
|
}
|
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
/*
|
|
|
|
* amd_set_speed() writes timing values to the chipset registers
|
|
|
|
*/
|
|
|
|
|
2008-02-02 01:09:30 +03:00
|
|
|
static void amd_set_speed(struct pci_dev *dev, u8 dn, u8 udma_mask,
|
|
|
|
struct ide_timing *timing)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2008-02-02 01:09:30 +03:00
|
|
|
u8 t = 0, offset = amd_offset(dev);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-02 01:09:30 +03:00
|
|
|
pci_read_config_byte(dev, AMD_ADDRESS_SETUP + offset, &t);
|
2008-07-15 23:21:41 +04:00
|
|
|
t = (t & ~(3 << ((3 - dn) << 1))) | ((clamp_val(timing->setup, 1, 4) - 1) << ((3 - dn) << 1));
|
2008-02-02 01:09:30 +03:00
|
|
|
pci_write_config_byte(dev, AMD_ADDRESS_SETUP + offset, t);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-02 01:09:30 +03:00
|
|
|
pci_write_config_byte(dev, AMD_8BIT_TIMING + offset + (1 - (dn >> 1)),
|
2008-07-15 23:21:41 +04:00
|
|
|
((clamp_val(timing->act8b, 1, 16) - 1) << 4) | (clamp_val(timing->rec8b, 1, 16) - 1));
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-02 01:09:30 +03:00
|
|
|
pci_write_config_byte(dev, AMD_DRIVE_TIMING + offset + (3 - dn),
|
2008-07-15 23:21:41 +04:00
|
|
|
((clamp_val(timing->active, 1, 16) - 1) << 4) | (clamp_val(timing->recover, 1, 16) - 1));
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-02 01:09:30 +03:00
|
|
|
switch (udma_mask) {
|
2008-07-15 23:21:41 +04:00
|
|
|
case ATA_UDMA2: t = timing->udma ? (0xc0 | (clamp_val(timing->udma, 2, 5) - 2)) : 0x03; break;
|
|
|
|
case ATA_UDMA4: t = timing->udma ? (0xc0 | amd_cyc2udma[clamp_val(timing->udma, 2, 10)]) : 0x03; break;
|
|
|
|
case ATA_UDMA5: t = timing->udma ? (0xc0 | amd_cyc2udma[clamp_val(timing->udma, 1, 10)]) : 0x03; break;
|
|
|
|
case ATA_UDMA6: t = timing->udma ? (0xc0 | amd_cyc2udma[clamp_val(timing->udma, 1, 15)]) : 0x03; break;
|
2007-07-10 01:17:57 +04:00
|
|
|
default: return;
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2010-01-18 10:18:17 +03:00
|
|
|
if (timing->udma)
|
|
|
|
pci_write_config_byte(dev, AMD_UDMA_TIMING + offset + 3 - dn, t);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
ide: move ide_config_drive_speed() calls to upper layers (take 2)
* Convert {ide_hwif_t,ide_pci_device_t}->host_flag to be u16.
* Add IDE_HFLAG_POST_SET_MODE host flag to indicate the need to program
the host for the transfer mode after programming the device. Set it
in au1xxx-ide, amd74xx, cs5530, cs5535, pdc202xx_new, sc1200, pmac
and via82cxxx host drivers.
* Add IDE_HFLAG_NO_SET_MODE host flag to indicate the need to completely
skip programming of host/device for the transfer mode ("smart" hosts).
Set it in it821x host driver and check it in ide_tune_dma().
* Add ide_set_pio_mode()/ide_set_dma_mode() helpers and convert all
direct ->set_pio_mode/->speedproc users to use these helpers.
* Move ide_config_drive_speed() calls from ->set_pio_mode/->speedproc
methods to callers.
* Rename ->speedproc method to ->set_dma_mode, make it void and update
all implementations accordingly.
* Update ide_set_xfer_rate() comments.
* Unexport ide_config_drive_speed().
v2:
* Fix issues noticed by Sergei:
- export ide_set_dma_mode() instead of moving ->set_pio_mode abuse wrt
to setting DMA modes from sc1200_set_pio_mode() to do_special()
- check IDE_HFLAG_NO_SET_MODE in ide_tune_dma()
- check for (hwif->set_pio_mode) == NULL in ide_set_pio_mode()
- check for (hwif->set_dma_mode) == NULL in ide_set_dma_mode()
- return -1 from ide_set_{pio,dma}_mode() if ->set_{pio,dma}_mode == NULL
- don't set ->set_{pio,dma}_mode on it821x in "smart" mode
- fix build problem in pmac.c
- minor fixes in au1xxx-ide.c/cs5530.c/siimage.c
- improve patch description
Changes in behavior caused by this patch:
- HDIO_SET_PIO_MODE ioctl would now return -ENOSYS for attempts to change
PIO mode if it821x controller is in "smart" mode
- removal of two debugging printk-s (from cs5530.c and sc1200.c)
- transfer modes 0x00-0x07 passed from user space may be programmed twice on
the device (not really an issue since 0x00 is not supported correctly by
any host driver ATM, 0x01 is not supported at all and 0x02-0x07 are invalid)
Acked-by: Sergei Shtylyov <sshtylyov@ru.mvista.com>
Signed-off-by: Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
2007-10-13 19:47:51 +04:00
|
|
|
* amd_set_drive() computes timing values and configures the chipset
|
|
|
|
* to a desired transfer mode. It also can be called by upper layers.
|
2005-04-17 02:20:36 +04:00
|
|
|
*/
|
|
|
|
|
2010-01-19 12:45:29 +03:00
|
|
|
static void amd_set_drive(ide_hwif_t *hwif, ide_drive_t *drive)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2008-02-02 01:09:31 +03:00
|
|
|
struct pci_dev *dev = to_pci_dev(hwif->dev);
|
2009-01-06 19:20:54 +03:00
|
|
|
ide_drive_t *peer = ide_get_pair_dev(drive);
|
2005-04-17 02:20:36 +04:00
|
|
|
struct ide_timing t, p;
|
|
|
|
int T, UT;
|
2008-02-02 01:09:30 +03:00
|
|
|
u8 udma_mask = hwif->ultra_mask;
|
2010-01-19 12:45:29 +03:00
|
|
|
const u8 speed = drive->dma_mode;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
T = 1000000000 / amd_clock;
|
2008-02-02 01:09:30 +03:00
|
|
|
UT = (udma_mask == ATA_UDMA2) ? T : (T / 2);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
ide_timing_compute(drive, speed, &t, T, UT);
|
|
|
|
|
2009-01-06 19:20:54 +03:00
|
|
|
if (peer) {
|
2010-01-18 10:21:33 +03:00
|
|
|
ide_timing_compute(peer, peer->pio_mode, &p, T, UT);
|
2005-04-17 02:20:36 +04:00
|
|
|
ide_timing_merge(&p, &t, &t, IDE_TIMING_8BIT);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (speed == XFER_UDMA_5 && amd_clock <= 33333) t.udma = 1;
|
|
|
|
if (speed == XFER_UDMA_6 && amd_clock <= 33333) t.udma = 15;
|
|
|
|
|
2008-02-02 01:09:31 +03:00
|
|
|
amd_set_speed(dev, drive->dn, udma_mask, &t);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
2007-10-12 01:54:00 +04:00
|
|
|
* amd_set_pio_mode() is a callback from upper layers for PIO-only tuning.
|
2005-04-17 02:20:36 +04:00
|
|
|
*/
|
|
|
|
|
2010-01-19 12:44:41 +03:00
|
|
|
static void amd_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2010-01-19 12:45:29 +03:00
|
|
|
drive->dma_mode = drive->pio_mode;
|
|
|
|
amd_set_drive(hwif, drive);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2008-10-11 00:39:32 +04:00
|
|
|
static void amd7409_cable_detect(struct pci_dev *dev)
|
2008-02-02 01:09:30 +03:00
|
|
|
{
|
|
|
|
/* no host side cable detection */
|
|
|
|
amd_80w = 0x03;
|
|
|
|
}
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-10-11 00:39:32 +04:00
|
|
|
static void amd7411_cable_detect(struct pci_dev *dev)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
|
|
|
int i;
|
2008-02-02 01:09:30 +03:00
|
|
|
u32 u = 0;
|
|
|
|
u8 t = 0, offset = amd_offset(dev);
|
|
|
|
|
|
|
|
pci_read_config_byte(dev, AMD_CABLE_DETECT + offset, &t);
|
|
|
|
pci_read_config_dword(dev, AMD_UDMA_TIMING + offset, &u);
|
|
|
|
amd_80w = ((t & 0x3) ? 1 : 0) | ((t & 0xc) ? 2 : 0);
|
|
|
|
for (i = 24; i >= 0; i -= 8)
|
|
|
|
if (((u >> i) & 4) && !(amd_80w & (1 << (1 - (i >> 4))))) {
|
2008-07-25 00:53:33 +04:00
|
|
|
printk(KERN_WARNING DRV_NAME " %s: BIOS didn't set "
|
|
|
|
"cable bits correctly. Enabling workaround.\n",
|
|
|
|
pci_name(dev));
|
2008-02-02 01:09:30 +03:00
|
|
|
amd_80w |= (1 << (1 - (i >> 4)));
|
|
|
|
}
|
|
|
|
}
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
/*
|
2008-02-02 01:09:30 +03:00
|
|
|
* The initialization callback. Initialize drive independent registers.
|
2005-04-17 02:20:36 +04:00
|
|
|
*/
|
|
|
|
|
2009-03-25 01:22:53 +03:00
|
|
|
static int init_chipset_amd74xx(struct pci_dev *dev)
|
2008-02-02 01:09:30 +03:00
|
|
|
{
|
|
|
|
u8 t = 0, offset = amd_offset(dev);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Check 80-wire cable presence.
|
|
|
|
*/
|
|
|
|
|
2008-02-02 01:09:30 +03:00
|
|
|
if (dev->vendor == PCI_VENDOR_ID_AMD &&
|
|
|
|
dev->device == PCI_DEVICE_ID_AMD_COBRA_7401)
|
|
|
|
; /* no UDMA > 2 */
|
|
|
|
else if (dev->vendor == PCI_VENDOR_ID_AMD &&
|
|
|
|
dev->device == PCI_DEVICE_ID_AMD_VIPER_7409)
|
2008-07-25 00:53:33 +04:00
|
|
|
amd7409_cable_detect(dev);
|
2008-02-02 01:09:30 +03:00
|
|
|
else
|
2008-07-25 00:53:33 +04:00
|
|
|
amd7411_cable_detect(dev);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Take care of prefetch & postwrite.
|
|
|
|
*/
|
|
|
|
|
2008-02-02 01:09:30 +03:00
|
|
|
pci_read_config_byte(dev, AMD_IDE_CONFIG + offset, &t);
|
|
|
|
/*
|
|
|
|
* Check for broken FIFO support.
|
|
|
|
*/
|
|
|
|
if (dev->vendor == PCI_VENDOR_ID_AMD &&
|
2009-02-25 22:28:22 +03:00
|
|
|
dev->device == PCI_DEVICE_ID_AMD_VIPER_7411)
|
2008-02-02 01:09:30 +03:00
|
|
|
t &= 0x0f;
|
|
|
|
else
|
|
|
|
t |= 0xf0;
|
|
|
|
pci_write_config_byte(dev, AMD_IDE_CONFIG + offset, t);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2009-03-25 01:22:53 +03:00
|
|
|
return 0;
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2008-08-05 20:17:04 +04:00
|
|
|
static u8 amd_cable_detect(ide_hwif_t *hwif)
|
2008-02-02 21:56:31 +03:00
|
|
|
{
|
|
|
|
if ((amd_80w >> hwif->channel) & 1)
|
|
|
|
return ATA_CBL_PATA80;
|
|
|
|
else
|
|
|
|
return ATA_CBL_PATA40;
|
|
|
|
}
|
|
|
|
|
2008-04-27 00:25:14 +04:00
|
|
|
static const struct ide_port_ops amd_port_ops = {
|
|
|
|
.set_pio_mode = amd_set_pio_mode,
|
|
|
|
.set_dma_mode = amd_set_drive,
|
|
|
|
.cable_detect = amd_cable_detect,
|
|
|
|
};
|
|
|
|
|
2007-10-20 02:32:30 +04:00
|
|
|
#define IDE_HFLAGS_AMD \
|
|
|
|
(IDE_HFLAG_PIO_NO_BLACKLIST | \
|
|
|
|
IDE_HFLAG_POST_SET_MODE | \
|
|
|
|
IDE_HFLAG_IO_32BIT | \
|
2008-04-26 19:36:35 +04:00
|
|
|
IDE_HFLAG_UNMASK_IRQS)
|
2007-10-20 02:32:30 +04:00
|
|
|
|
2008-07-25 00:53:32 +04:00
|
|
|
#define DECLARE_AMD_DEV(swdma, udma) \
|
2005-04-17 02:20:36 +04:00
|
|
|
{ \
|
2008-07-25 00:53:32 +04:00
|
|
|
.name = DRV_NAME, \
|
2005-04-17 02:20:36 +04:00
|
|
|
.init_chipset = init_chipset_amd74xx, \
|
|
|
|
.enablebits = {{0x40,0x02,0x02}, {0x40,0x01,0x01}}, \
|
2008-04-27 00:25:14 +04:00
|
|
|
.port_ops = &amd_port_ops, \
|
2007-10-20 02:32:30 +04:00
|
|
|
.host_flags = IDE_HFLAGS_AMD, \
|
2007-07-20 03:11:59 +04:00
|
|
|
.pio_mask = ATA_PIO5, \
|
2008-02-02 01:09:30 +03:00
|
|
|
.swdma_mask = swdma, \
|
2007-10-19 02:30:07 +04:00
|
|
|
.mwdma_mask = ATA_MWDMA2, \
|
2008-02-02 01:09:30 +03:00
|
|
|
.udma_mask = udma, \
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2008-07-25 00:53:32 +04:00
|
|
|
#define DECLARE_NV_DEV(udma) \
|
2005-04-17 02:20:36 +04:00
|
|
|
{ \
|
2008-07-25 00:53:32 +04:00
|
|
|
.name = DRV_NAME, \
|
2005-04-17 02:20:36 +04:00
|
|
|
.init_chipset = init_chipset_amd74xx, \
|
|
|
|
.enablebits = {{0x50,0x02,0x02}, {0x50,0x01,0x01}}, \
|
2008-04-27 00:25:14 +04:00
|
|
|
.port_ops = &amd_port_ops, \
|
2007-10-20 02:32:30 +04:00
|
|
|
.host_flags = IDE_HFLAGS_AMD, \
|
2007-07-20 03:11:59 +04:00
|
|
|
.pio_mask = ATA_PIO5, \
|
2007-10-19 02:30:07 +04:00
|
|
|
.swdma_mask = ATA_SWDMA2, \
|
|
|
|
.mwdma_mask = ATA_MWDMA2, \
|
2008-02-02 01:09:30 +03:00
|
|
|
.udma_mask = udma, \
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2007-10-20 02:32:34 +04:00
|
|
|
static const struct ide_port_info amd74xx_chipsets[] __devinitdata = {
|
2008-07-25 00:53:32 +04:00
|
|
|
/* 0: AMD7401 */ DECLARE_AMD_DEV(0x00, ATA_UDMA2),
|
|
|
|
/* 1: AMD7409 */ DECLARE_AMD_DEV(ATA_SWDMA2, ATA_UDMA4),
|
|
|
|
/* 2: AMD7411/7441 */ DECLARE_AMD_DEV(ATA_SWDMA2, ATA_UDMA5),
|
|
|
|
/* 3: AMD8111 */ DECLARE_AMD_DEV(ATA_SWDMA2, ATA_UDMA6),
|
|
|
|
|
|
|
|
/* 4: NFORCE */ DECLARE_NV_DEV(ATA_UDMA5),
|
|
|
|
/* 5: >= NFORCE2 */ DECLARE_NV_DEV(ATA_UDMA6),
|
|
|
|
|
|
|
|
/* 6: AMD5536 */ DECLARE_AMD_DEV(ATA_SWDMA2, ATA_UDMA5),
|
2005-04-17 02:20:36 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
static int __devinit amd74xx_probe(struct pci_dev *dev, const struct pci_device_id *id)
|
|
|
|
{
|
2008-02-02 01:09:30 +03:00
|
|
|
struct ide_port_info d;
|
|
|
|
u8 idx = id->driver_data;
|
|
|
|
|
|
|
|
d = amd74xx_chipsets[idx];
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Check for bad SWDMA and incorrectly wired Serenade mainboards.
|
|
|
|
*/
|
|
|
|
if (idx == 1) {
|
|
|
|
if (dev->revision <= 7)
|
|
|
|
d.swdma_mask = 0;
|
2008-02-02 01:09:30 +03:00
|
|
|
d.host_flags |= IDE_HFLAG_CLEAR_SIMPLEX;
|
2008-07-25 00:53:32 +04:00
|
|
|
} else if (idx == 3) {
|
2008-02-02 01:09:30 +03:00
|
|
|
if (dev->subsystem_vendor == PCI_VENDOR_ID_AMD &&
|
|
|
|
dev->subsystem_device == PCI_DEVICE_ID_AMD_SERENADE)
|
|
|
|
d.udma_mask = ATA_UDMA5;
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
2008-02-02 01:09:30 +03:00
|
|
|
|
2008-12-02 22:40:03 +03:00
|
|
|
/*
|
|
|
|
* It seems that on some nVidia controllers using AltStatus
|
|
|
|
* register can be unreliable so default to Status register
|
|
|
|
* if the device is in Compatibility Mode.
|
|
|
|
*/
|
|
|
|
if (dev->vendor == PCI_VENDOR_ID_NVIDIA &&
|
|
|
|
ide_pci_is_in_compatibility_mode(dev))
|
|
|
|
d.host_flags |= IDE_HFLAG_BROKEN_ALTSTATUS;
|
|
|
|
|
2008-07-25 00:53:31 +04:00
|
|
|
printk(KERN_INFO "%s %s: UDMA%s controller\n",
|
|
|
|
d.name, pci_name(dev), amd_dma[fls(d.udma_mask) - 1]);
|
2008-02-02 01:09:30 +03:00
|
|
|
|
2008-07-25 00:53:17 +04:00
|
|
|
/*
|
|
|
|
* Determine the system bus clock.
|
|
|
|
*/
|
|
|
|
amd_clock = (ide_pci_clk ? ide_pci_clk : 33) * 1000;
|
|
|
|
|
|
|
|
switch (amd_clock) {
|
|
|
|
case 33000: amd_clock = 33333; break;
|
|
|
|
case 37000: amd_clock = 37500; break;
|
|
|
|
case 41000: amd_clock = 41666; break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (amd_clock < 20000 || amd_clock > 50000) {
|
|
|
|
printk(KERN_WARNING "%s: User given PCI clock speed impossible"
|
|
|
|
" (%d), using 33 MHz instead.\n",
|
|
|
|
d.name, amd_clock);
|
|
|
|
amd_clock = 33333;
|
|
|
|
}
|
|
|
|
|
2008-07-25 00:53:14 +04:00
|
|
|
return ide_pci_init_one(dev, &d, NULL);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2007-10-17 00:29:56 +04:00
|
|
|
static const struct pci_device_id amd74xx_pci_tbl[] = {
|
|
|
|
{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_COBRA_7401), 0 },
|
|
|
|
{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_VIPER_7409), 1 },
|
|
|
|
{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_VIPER_7411), 2 },
|
2008-07-25 00:53:32 +04:00
|
|
|
{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_OPUS_7441), 2 },
|
|
|
|
{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_8111_IDE), 3 },
|
|
|
|
{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_IDE), 4 },
|
|
|
|
{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE), 5 },
|
|
|
|
{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE), 5 },
|
2005-04-17 02:20:36 +04:00
|
|
|
#ifdef CONFIG_BLK_DEV_IDE_SATA
|
2008-07-25 00:53:32 +04:00
|
|
|
{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA), 5 },
|
2005-04-17 02:20:36 +04:00
|
|
|
#endif
|
2008-07-25 00:53:32 +04:00
|
|
|
{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE), 5 },
|
|
|
|
{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE), 5 },
|
2005-04-17 02:20:36 +04:00
|
|
|
#ifdef CONFIG_BLK_DEV_IDE_SATA
|
2008-07-25 00:53:32 +04:00
|
|
|
{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA), 5 },
|
|
|
|
{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2), 5 },
|
2005-04-17 02:20:36 +04:00
|
|
|
#endif
|
2008-07-25 00:53:32 +04:00
|
|
|
{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE), 5 },
|
|
|
|
{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE), 5 },
|
|
|
|
{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE), 5 },
|
|
|
|
{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE), 5 },
|
|
|
|
{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE), 5 },
|
|
|
|
{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE), 5 },
|
|
|
|
{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE), 5 },
|
|
|
|
{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP73_IDE), 5 },
|
|
|
|
{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP77_IDE), 5 },
|
|
|
|
{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CS5536_IDE), 6 },
|
2005-04-17 02:20:36 +04:00
|
|
|
{ 0, },
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(pci, amd74xx_pci_tbl);
|
|
|
|
|
2008-10-13 23:39:41 +04:00
|
|
|
static struct pci_driver amd74xx_pci_driver = {
|
2005-04-17 02:20:36 +04:00
|
|
|
.name = "AMD_IDE",
|
|
|
|
.id_table = amd74xx_pci_tbl,
|
|
|
|
.probe = amd74xx_probe,
|
2008-07-25 00:53:19 +04:00
|
|
|
.remove = ide_pci_remove,
|
2008-10-11 00:39:32 +04:00
|
|
|
.suspend = ide_pci_suspend,
|
|
|
|
.resume = ide_pci_resume,
|
2005-04-17 02:20:36 +04:00
|
|
|
};
|
|
|
|
|
2007-01-27 15:46:56 +03:00
|
|
|
static int __init amd74xx_ide_init(void)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2008-10-13 23:39:41 +04:00
|
|
|
return ide_pci_register_driver(&amd74xx_pci_driver);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2008-07-25 00:53:19 +04:00
|
|
|
static void __exit amd74xx_ide_exit(void)
|
|
|
|
{
|
2008-10-13 23:39:41 +04:00
|
|
|
pci_unregister_driver(&amd74xx_pci_driver);
|
2008-07-25 00:53:19 +04:00
|
|
|
}
|
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
module_init(amd74xx_ide_init);
|
2008-07-25 00:53:19 +04:00
|
|
|
module_exit(amd74xx_ide_exit);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2010-01-18 10:18:17 +03:00
|
|
|
MODULE_AUTHOR("Vojtech Pavlik, Bartlomiej Zolnierkiewicz");
|
2005-04-17 02:20:36 +04:00
|
|
|
MODULE_DESCRIPTION("AMD PCI IDE driver");
|
|
|
|
MODULE_LICENSE("GPL");
|