2005-04-17 02:20:36 +04:00
|
|
|
/*
|
2013-01-22 15:59:30 +04:00
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
2005-04-17 02:20:36 +04:00
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*
|
2012-01-11 18:37:16 +04:00
|
|
|
* Copyright (C) 2003, 04, 11 Ralf Baechle (ralf@linux-mips.org)
|
|
|
|
* Copyright (C) 2011 Wind River Systems,
|
|
|
|
* written by Ralf Baechle (ralf@linux-mips.org)
|
2005-04-17 02:20:36 +04:00
|
|
|
*/
|
2012-01-11 18:37:16 +04:00
|
|
|
#include <linux/bug.h>
|
2005-04-17 02:20:36 +04:00
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/mm.h>
|
|
|
|
#include <linux/bootmem.h>
|
2011-07-29 02:46:31 +04:00
|
|
|
#include <linux/export.h>
|
2005-04-17 02:20:36 +04:00
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/pci.h>
|
2012-05-04 12:50:13 +04:00
|
|
|
#include <linux/of_address.h>
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2012-01-11 18:37:16 +04:00
|
|
|
#include <asm/cpu-info.h>
|
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
/*
|
2012-02-24 07:18:57 +04:00
|
|
|
* If PCI_PROBE_ONLY in pci_flags is set, we don't change any PCI resource
|
|
|
|
* assignments.
|
2005-04-17 02:20:36 +04:00
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The PCI controller list.
|
|
|
|
*/
|
|
|
|
|
2008-06-18 11:18:20 +04:00
|
|
|
static struct pci_controller *hose_head, **hose_tail = &hose_head;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2009-09-17 04:25:07 +04:00
|
|
|
unsigned long PCIBIOS_MIN_IO;
|
|
|
|
unsigned long PCIBIOS_MIN_MEM;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-10-14 13:45:09 +04:00
|
|
|
static int pci_initialized;
|
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
/*
|
|
|
|
* We need to avoid collisions with `mirrored' VGA ports
|
|
|
|
* and other strange ISA hardware, so we always want the
|
|
|
|
* addresses to be allocated in the 0x000-0x0ff region
|
|
|
|
* modulo 0x400.
|
|
|
|
*
|
|
|
|
* Why? Because some silly external IO cards only decode
|
|
|
|
* the low 10 bits of the IO address. The 0x00-0xff region
|
|
|
|
* is reserved for motherboard devices that decode all 16
|
|
|
|
* bits, so it's ok to allocate at, say, 0x2800-0x28ff,
|
|
|
|
* but we want to try to avoid allocating at 0x2900-0x2bff
|
|
|
|
* which might have be mirrored at 0x0100-0x03ff..
|
|
|
|
*/
|
2010-01-01 19:40:49 +03:00
|
|
|
resource_size_t
|
2010-01-01 19:40:50 +03:00
|
|
|
pcibios_align_resource(void *data, const struct resource *res,
|
2006-06-13 04:06:02 +04:00
|
|
|
resource_size_t size, resource_size_t align)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
|
|
|
struct pci_dev *dev = data;
|
|
|
|
struct pci_controller *hose = dev->sysdata;
|
2006-06-13 04:06:02 +04:00
|
|
|
resource_size_t start = res->start;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
if (res->flags & IORESOURCE_IO) {
|
|
|
|
/* Make sure we start at our min on all hoses */
|
|
|
|
if (start < PCIBIOS_MIN_IO + hose->io_resource->start)
|
|
|
|
start = PCIBIOS_MIN_IO + hose->io_resource->start;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Put everything into 0x00-0xff region modulo 0x400
|
|
|
|
*/
|
|
|
|
if (start & 0x300)
|
|
|
|
start = (start + 0x3ff) & ~0x3ff;
|
|
|
|
} else if (res->flags & IORESOURCE_MEM) {
|
|
|
|
/* Make sure we start at our min on all hoses */
|
|
|
|
if (start < PCIBIOS_MIN_MEM + hose->mem_resource->start)
|
|
|
|
start = PCIBIOS_MIN_MEM + hose->mem_resource->start;
|
|
|
|
}
|
|
|
|
|
2010-01-01 19:40:49 +03:00
|
|
|
return start;
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2012-12-22 02:04:39 +04:00
|
|
|
static void pcibios_scanbus(struct pci_controller *hose)
|
2008-10-14 13:45:09 +04:00
|
|
|
{
|
|
|
|
static int next_busno;
|
|
|
|
static int need_domain_info;
|
2011-10-29 02:26:57 +04:00
|
|
|
LIST_HEAD(resources);
|
2008-10-14 13:45:09 +04:00
|
|
|
struct pci_bus *bus;
|
|
|
|
|
|
|
|
if (!hose->iommu)
|
|
|
|
PCI_DMA_BUS_IS_PHYS = 1;
|
|
|
|
|
2012-02-24 07:18:57 +04:00
|
|
|
if (hose->get_busno && pci_has_flag(PCI_PROBE_ONLY))
|
2008-10-14 13:45:09 +04:00
|
|
|
next_busno = (*hose->get_busno)();
|
|
|
|
|
mips/PCI: get rid of device resource fixups
Tell the PCI core about host bridge address translation so it can take
care of bus-to-resource conversion for us.
Here's the wrinkle on Cobalt: we can't generate normal I/O port addresses
on PCI because the GT-64111 doesn't do any address translation, so we have
this:
CPU I/O port addresses [io 0x0000-0xffffff]
PCI bus I/O port addresses [io 0x10000000-0x10ffffff]
Legacy-mode IDE controllers start out with the legacy bus addresses, e.g.,
0x1f0, assigned by pci_setup_device(). These are outside the range of
addresses GT-64111 can generate on PCI, but pcibios_fixup_device_resources()
converted them to CPU addresses anyway by adding io_offset. Therefore, we
had to pre-adjust them in cobalt_legacy_ide_fixup().
With io_offset = 0xf0000000, we had this:
res->start = 0x1f0 initialized in pci_setup_device()
res->start = 0x100001f0 -= io_offset in cobalt_legacy_ide_fixup()
res->start = 0x1f0 += io_offset in pcibios_fixup_device_resources()
The difference after this patch is that the generic pci_bus_to_resource()
only adds the offset if the bus address is inside a host bridge window.
Since 0x1f0 is not a valid bus address and is not inside any windows, it is
unaffected, so we now have this:
region->start = 0x1f0 initialized in pci_setup_device()
res->start = 0x1f0 no offset by pci_bus_to_resource()
That means we can remove both pcibios_fixup_device_resources() and
cobalt_legacy_ide_fixup().
I would *rather* set the host bridge offset to zero (which corresponds
to what the GT-64111 actually does), and have both CPU and PCI addresses
of [io 0x10000000-0x10ffffff]. However, that would require changes to
generic code that assumes legacy I/O addresses, such as pic1_io_resource
([io 0x0020-0x00021]), and we'd have to keep a Cobalt IDE fixup.
Of course, none of this changes the fact that references to I/O port
0x1f0 actually go to port 0x100001f0, not 0x1f0, on the Cobalt PCI bus.
Fortunately the VT82C586 IDE controller only decodes the low 24 address
bits, so it does work.
CC: Ralf Baechle <ralf@linux-mips.org>
CC: Yoichi Yuasa <yuasa@linux-mips.org>
Signed-off-by: Bjorn Helgaas <bhelgaas@google.com>
2012-02-24 07:19:02 +04:00
|
|
|
pci_add_resource_offset(&resources,
|
|
|
|
hose->mem_resource, hose->mem_offset);
|
|
|
|
pci_add_resource_offset(&resources, hose->io_resource, hose->io_offset);
|
2011-10-29 02:26:57 +04:00
|
|
|
bus = pci_scan_root_bus(NULL, next_busno, hose->pci_ops, hose,
|
|
|
|
&resources);
|
|
|
|
if (!bus)
|
|
|
|
pci_free_resource_list(&resources);
|
|
|
|
|
2008-10-14 13:45:09 +04:00
|
|
|
hose->bus = bus;
|
|
|
|
|
|
|
|
need_domain_info = need_domain_info || hose->index;
|
|
|
|
hose->need_domain_info = need_domain_info;
|
|
|
|
if (bus) {
|
2012-05-18 05:51:11 +04:00
|
|
|
next_busno = bus->busn_res.end + 1;
|
2008-10-14 13:45:09 +04:00
|
|
|
/* Don't allow 8-bit bus number overflow inside the hose -
|
|
|
|
reserve some space for bridges. */
|
|
|
|
if (next_busno > 224) {
|
|
|
|
next_busno = 0;
|
|
|
|
need_domain_info = 1;
|
|
|
|
}
|
|
|
|
|
2012-02-24 07:18:57 +04:00
|
|
|
if (!pci_has_flag(PCI_PROBE_ONLY)) {
|
2008-10-14 13:45:09 +04:00
|
|
|
pci_bus_size_bridges(bus);
|
|
|
|
pci_bus_assign_resources(bus);
|
|
|
|
pci_enable_bridges(bus);
|
|
|
|
}
|
2012-05-04 12:50:13 +04:00
|
|
|
bus->dev.of_node = hose->of_node;
|
2008-10-14 13:45:09 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-05-04 12:50:13 +04:00
|
|
|
#ifdef CONFIG_OF
|
2012-12-22 02:04:39 +04:00
|
|
|
void pci_load_of_ranges(struct pci_controller *hose, struct device_node *node)
|
2012-05-04 12:50:13 +04:00
|
|
|
{
|
|
|
|
const __be32 *ranges;
|
|
|
|
int rlen;
|
|
|
|
int pna = of_n_addr_cells(node);
|
|
|
|
int np = pna + 5;
|
|
|
|
|
|
|
|
pr_info("PCI host bridge %s ranges:\n", node->full_name);
|
|
|
|
ranges = of_get_property(node, "ranges", &rlen);
|
|
|
|
if (ranges == NULL)
|
|
|
|
return;
|
|
|
|
hose->of_node = node;
|
|
|
|
|
|
|
|
while ((rlen -= np * 4) >= 0) {
|
|
|
|
u32 pci_space;
|
|
|
|
struct resource *res = NULL;
|
|
|
|
u64 addr, size;
|
|
|
|
|
|
|
|
pci_space = be32_to_cpup(&ranges[0]);
|
|
|
|
addr = of_translate_address(node, ranges + 3);
|
|
|
|
size = of_read_number(ranges + pna + 3, 2);
|
|
|
|
ranges += np;
|
|
|
|
switch ((pci_space >> 24) & 0x3) {
|
|
|
|
case 1: /* PCI IO space */
|
|
|
|
pr_info(" IO 0x%016llx..0x%016llx\n",
|
|
|
|
addr, addr + size - 1);
|
|
|
|
hose->io_map_base =
|
|
|
|
(unsigned long)ioremap(addr, size);
|
|
|
|
res = hose->io_resource;
|
|
|
|
res->flags = IORESOURCE_IO;
|
|
|
|
break;
|
|
|
|
case 2: /* PCI Memory space */
|
|
|
|
case 3: /* PCI 64 bits Memory space */
|
|
|
|
pr_info(" MEM 0x%016llx..0x%016llx\n",
|
|
|
|
addr, addr + size - 1);
|
|
|
|
res = hose->mem_resource;
|
|
|
|
res->flags = IORESOURCE_MEM;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (res != NULL) {
|
|
|
|
res->start = addr;
|
|
|
|
res->name = node->full_name;
|
|
|
|
res->end = res->start + size - 1;
|
|
|
|
res->parent = NULL;
|
|
|
|
res->sibling = NULL;
|
|
|
|
res->child = NULL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2008-10-14 13:45:09 +04:00
|
|
|
static DEFINE_MUTEX(pci_scan_mutex);
|
|
|
|
|
2012-12-22 02:04:39 +04:00
|
|
|
void register_pci_controller(struct pci_controller *hose)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2013-02-02 17:18:54 +04:00
|
|
|
struct resource *parent;
|
|
|
|
|
|
|
|
parent = hose->mem_resource->parent;
|
|
|
|
if (!parent)
|
|
|
|
parent = &iomem_resource;
|
|
|
|
|
|
|
|
if (request_resource(parent, hose->mem_resource) < 0)
|
2007-04-08 15:28:44 +04:00
|
|
|
goto out;
|
2013-02-02 17:18:54 +04:00
|
|
|
|
|
|
|
parent = hose->io_resource->parent;
|
|
|
|
if (!parent)
|
|
|
|
parent = &ioport_resource;
|
|
|
|
|
|
|
|
if (request_resource(parent, hose->io_resource) < 0) {
|
2007-04-08 15:28:44 +04:00
|
|
|
release_resource(hose->mem_resource);
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
*hose_tail = hose;
|
|
|
|
hose_tail = &hose->next;
|
2006-12-07 17:35:43 +03:00
|
|
|
|
|
|
|
/*
|
2011-03-31 05:57:33 +04:00
|
|
|
* Do not panic here but later - this might happen before console init.
|
2006-12-07 17:35:43 +03:00
|
|
|
*/
|
|
|
|
if (!hose->io_map_base) {
|
|
|
|
printk(KERN_WARNING
|
|
|
|
"registering PCI controller with io_map_base unset\n");
|
|
|
|
}
|
2008-10-14 13:45:09 +04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Scan the bus if it is register after the PCI subsystem
|
|
|
|
* initialization.
|
|
|
|
*/
|
|
|
|
if (pci_initialized) {
|
|
|
|
mutex_lock(&pci_scan_mutex);
|
|
|
|
pcibios_scanbus(hose);
|
|
|
|
mutex_unlock(&pci_scan_mutex);
|
|
|
|
}
|
|
|
|
|
2007-04-08 15:28:44 +04:00
|
|
|
return;
|
|
|
|
|
|
|
|
out:
|
|
|
|
printk(KERN_WARNING
|
|
|
|
"Skipping PCI bus scan due to resource conflict\n");
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2012-01-11 18:37:16 +04:00
|
|
|
static void __init pcibios_set_cache_line_size(void)
|
|
|
|
{
|
|
|
|
struct cpuinfo_mips *c = ¤t_cpu_data;
|
|
|
|
unsigned int lsize;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Set PCI cacheline size to that of the highest level in the
|
|
|
|
* cache hierarchy.
|
|
|
|
*/
|
|
|
|
lsize = c->dcache.linesz;
|
|
|
|
lsize = c->scache.linesz ? : lsize;
|
|
|
|
lsize = c->tcache.linesz ? : lsize;
|
|
|
|
|
|
|
|
BUG_ON(!lsize);
|
|
|
|
|
|
|
|
pci_dfl_cache_line_size = lsize >> 2;
|
|
|
|
|
|
|
|
pr_debug("PCI: pci_cache_line_size set to %d bytes\n", lsize);
|
|
|
|
}
|
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
static int __init pcibios_init(void)
|
|
|
|
{
|
|
|
|
struct pci_controller *hose;
|
|
|
|
|
2012-01-11 18:37:16 +04:00
|
|
|
pcibios_set_cache_line_size();
|
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
/* Scan all of the recorded PCI controllers. */
|
2008-10-14 13:45:09 +04:00
|
|
|
for (hose = hose_head; hose; hose = hose->next)
|
|
|
|
pcibios_scanbus(hose);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-12-17 07:37:10 +03:00
|
|
|
pci_fixup_irqs(pci_common_swizzle, pcibios_map_irq);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-10-14 13:45:09 +04:00
|
|
|
pci_initialized = 1;
|
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
subsys_initcall(pcibios_init);
|
|
|
|
|
|
|
|
static int pcibios_enable_resources(struct pci_dev *dev, int mask)
|
|
|
|
{
|
|
|
|
u16 cmd, old_cmd;
|
|
|
|
int idx;
|
|
|
|
struct resource *r;
|
|
|
|
|
|
|
|
pci_read_config_word(dev, PCI_COMMAND, &cmd);
|
|
|
|
old_cmd = cmd;
|
2005-07-12 13:18:53 +04:00
|
|
|
for (idx=0; idx < PCI_NUM_RESOURCES; idx++) {
|
2005-04-17 02:20:36 +04:00
|
|
|
/* Only set up the requested stuff */
|
|
|
|
if (!(mask & (1<<idx)))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
r = &dev->resource[idx];
|
2008-02-19 18:59:33 +03:00
|
|
|
if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
|
|
|
|
continue;
|
|
|
|
if ((idx == PCI_ROM_RESOURCE) &&
|
|
|
|
(!(r->flags & IORESOURCE_ROM_ENABLE)))
|
|
|
|
continue;
|
2005-04-17 02:20:36 +04:00
|
|
|
if (!r->start && r->end) {
|
2008-02-19 19:01:20 +03:00
|
|
|
printk(KERN_ERR "PCI: Device %s not available "
|
|
|
|
"because of resource collisions\n",
|
|
|
|
pci_name(dev));
|
2005-04-17 02:20:36 +04:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
if (r->flags & IORESOURCE_IO)
|
|
|
|
cmd |= PCI_COMMAND_IO;
|
|
|
|
if (r->flags & IORESOURCE_MEM)
|
|
|
|
cmd |= PCI_COMMAND_MEMORY;
|
|
|
|
}
|
|
|
|
if (cmd != old_cmd) {
|
2008-02-19 19:01:20 +03:00
|
|
|
printk("PCI: Enabling device %s (%04x -> %04x)\n",
|
|
|
|
pci_name(dev), old_cmd, cmd);
|
2005-04-17 02:20:36 +04:00
|
|
|
pci_write_config_word(dev, PCI_COMMAND, cmd);
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned int pcibios_assign_all_busses(void)
|
|
|
|
{
|
2012-02-24 07:18:57 +04:00
|
|
|
return 1;
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
int pcibios_enable_device(struct pci_dev *dev, int mask)
|
|
|
|
{
|
|
|
|
int err;
|
|
|
|
|
|
|
|
if ((err = pcibios_enable_resources(dev, mask)) < 0)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
return pcibios_plat_dev_init(dev);
|
|
|
|
}
|
|
|
|
|
2012-12-22 02:04:39 +04:00
|
|
|
void pcibios_fixup_bus(struct pci_bus *bus)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
|
|
|
struct pci_dev *dev = bus->self;
|
|
|
|
|
2012-02-24 07:18:57 +04:00
|
|
|
if (pci_has_flag(PCI_PROBE_ONLY) && dev &&
|
2011-10-29 02:26:57 +04:00
|
|
|
(dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
|
2005-04-17 02:20:36 +04:00
|
|
|
pci_read_bridge_bases(bus);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
EXPORT_SYMBOL(PCIBIOS_MIN_IO);
|
|
|
|
EXPORT_SYMBOL(PCIBIOS_MIN_MEM);
|
|
|
|
|
2008-12-09 20:58:46 +03:00
|
|
|
int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
|
|
|
|
enum pci_mmap_state mmap_state, int write_combine)
|
|
|
|
{
|
|
|
|
unsigned long prot;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* I/O space can be accessed via normal processor loads and stores on
|
|
|
|
* this platform but for now we elect not to do this and portable
|
|
|
|
* drivers should not do this anyway.
|
|
|
|
*/
|
|
|
|
if (mmap_state == pci_mmap_io)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Ignore write-combine; for now only return uncached mappings.
|
|
|
|
*/
|
|
|
|
prot = pgprot_val(vma->vm_page_prot);
|
|
|
|
prot = (prot & ~_CACHE_MASK) | _CACHE_UNCACHED;
|
|
|
|
vma->vm_page_prot = __pgprot(prot);
|
|
|
|
|
|
|
|
return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
|
|
|
|
vma->vm_end - vma->vm_start, vma->vm_page_prot);
|
|
|
|
}
|
|
|
|
|
2012-06-26 07:31:37 +04:00
|
|
|
char * (*pcibios_plat_setup)(char *str) __initdata;
|
2008-07-23 19:25:14 +04:00
|
|
|
|
2012-06-26 07:31:37 +04:00
|
|
|
char *__init pcibios_setup(char *str)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2008-07-23 19:25:14 +04:00
|
|
|
if (pcibios_plat_setup)
|
|
|
|
return pcibios_plat_setup(str);
|
2005-04-17 02:20:36 +04:00
|
|
|
return str;
|
|
|
|
}
|