2005-08-19 00:31:00 +04:00
|
|
|
/*
|
2012-12-27 23:10:24 +04:00
|
|
|
* include/linux/irqchip/arm-gic.h
|
2005-08-19 00:31:00 +04:00
|
|
|
*
|
|
|
|
* Copyright (C) 2002 ARM Limited, All Rights Reserved.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
2012-12-27 23:10:24 +04:00
|
|
|
#ifndef __LINUX_IRQCHIP_ARM_GIC_H
|
|
|
|
#define __LINUX_IRQCHIP_ARM_GIC_H
|
2005-08-19 00:31:00 +04:00
|
|
|
|
|
|
|
#define GIC_CPU_CTRL 0x00
|
|
|
|
#define GIC_CPU_PRIMASK 0x04
|
|
|
|
#define GIC_CPU_BINPOINT 0x08
|
|
|
|
#define GIC_CPU_INTACK 0x0c
|
|
|
|
#define GIC_CPU_EOI 0x10
|
|
|
|
#define GIC_CPU_RUNNINGPRI 0x14
|
|
|
|
#define GIC_CPU_HIGHPRI 0x18
|
2013-09-24 01:55:56 +04:00
|
|
|
#define GIC_CPU_ALIAS_BINPOINT 0x1c
|
|
|
|
#define GIC_CPU_ACTIVEPRIO 0xd0
|
|
|
|
#define GIC_CPU_IDENT 0xfc
|
2015-08-26 19:00:44 +03:00
|
|
|
#define GIC_CPU_DEACTIVATE 0x1000
|
2005-08-19 00:31:00 +04:00
|
|
|
|
2014-07-31 01:56:58 +04:00
|
|
|
#define GICC_ENABLE 0x1
|
|
|
|
#define GICC_INT_PRI_THRESHOLD 0xf0
|
2015-08-26 19:00:44 +03:00
|
|
|
|
|
|
|
#define GIC_CPU_CTRL_EOImodeNS (1 << 9)
|
|
|
|
|
2014-05-11 12:05:58 +04:00
|
|
|
#define GICC_IAR_INT_ID_MASK 0x3ff
|
2014-07-31 01:56:58 +04:00
|
|
|
#define GICC_INT_SPURIOUS 1023
|
2014-07-31 01:56:59 +04:00
|
|
|
#define GICC_DIS_BYPASS_MASK 0x1e0
|
2014-05-11 12:05:58 +04:00
|
|
|
|
2005-08-19 00:31:00 +04:00
|
|
|
#define GIC_DIST_CTRL 0x000
|
|
|
|
#define GIC_DIST_CTR 0x004
|
2013-01-23 22:18:03 +04:00
|
|
|
#define GIC_DIST_IGROUP 0x080
|
2005-08-19 00:31:00 +04:00
|
|
|
#define GIC_DIST_ENABLE_SET 0x100
|
|
|
|
#define GIC_DIST_ENABLE_CLEAR 0x180
|
|
|
|
#define GIC_DIST_PENDING_SET 0x200
|
|
|
|
#define GIC_DIST_PENDING_CLEAR 0x280
|
2013-01-23 22:18:03 +04:00
|
|
|
#define GIC_DIST_ACTIVE_SET 0x300
|
|
|
|
#define GIC_DIST_ACTIVE_CLEAR 0x380
|
2005-08-19 00:31:00 +04:00
|
|
|
#define GIC_DIST_PRI 0x400
|
|
|
|
#define GIC_DIST_TARGET 0x800
|
|
|
|
#define GIC_DIST_CONFIG 0xc00
|
|
|
|
#define GIC_DIST_SOFTINT 0xf00
|
2012-04-12 09:40:31 +04:00
|
|
|
#define GIC_DIST_SGI_PENDING_CLEAR 0xf10
|
|
|
|
#define GIC_DIST_SGI_PENDING_SET 0xf20
|
2005-08-19 00:31:00 +04:00
|
|
|
|
2014-07-31 01:56:58 +04:00
|
|
|
#define GICD_ENABLE 0x1
|
|
|
|
#define GICD_DISABLE 0x0
|
|
|
|
#define GICD_INT_ACTLOW_LVLTRIG 0x0
|
|
|
|
#define GICD_INT_EN_CLR_X32 0xffffffff
|
|
|
|
#define GICD_INT_EN_SET_SGI 0x0000ffff
|
|
|
|
#define GICD_INT_EN_CLR_PPI 0xffff0000
|
|
|
|
#define GICD_INT_DEF_PRI 0xa0
|
|
|
|
#define GICD_INT_DEF_PRI_X4 ((GICD_INT_DEF_PRI << 24) |\
|
|
|
|
(GICD_INT_DEF_PRI << 16) |\
|
|
|
|
(GICD_INT_DEF_PRI << 8) |\
|
|
|
|
GICD_INT_DEF_PRI)
|
|
|
|
|
2013-01-22 04:36:11 +04:00
|
|
|
#define GICH_HCR 0x0
|
|
|
|
#define GICH_VTR 0x4
|
|
|
|
#define GICH_VMCR 0x8
|
|
|
|
#define GICH_MISR 0x10
|
|
|
|
#define GICH_EISR0 0x20
|
|
|
|
#define GICH_EISR1 0x24
|
|
|
|
#define GICH_ELRSR0 0x30
|
|
|
|
#define GICH_ELRSR1 0x34
|
|
|
|
#define GICH_APR 0xf0
|
|
|
|
#define GICH_LR0 0x100
|
|
|
|
|
|
|
|
#define GICH_HCR_EN (1 << 0)
|
|
|
|
#define GICH_HCR_UIE (1 << 1)
|
|
|
|
|
|
|
|
#define GICH_LR_VIRTUALID (0x3ff << 0)
|
|
|
|
#define GICH_LR_PHYSID_CPUID_SHIFT (10)
|
2015-06-08 17:37:26 +03:00
|
|
|
#define GICH_LR_PHYSID_CPUID (0x3ff << GICH_LR_PHYSID_CPUID_SHIFT)
|
2013-01-22 04:36:11 +04:00
|
|
|
#define GICH_LR_STATE (3 << 28)
|
|
|
|
#define GICH_LR_PENDING_BIT (1 << 28)
|
|
|
|
#define GICH_LR_ACTIVE_BIT (1 << 29)
|
|
|
|
#define GICH_LR_EOI (1 << 19)
|
2015-06-08 17:37:26 +03:00
|
|
|
#define GICH_LR_HW (1 << 31)
|
2013-01-22 04:36:11 +04:00
|
|
|
|
2013-09-24 01:55:56 +04:00
|
|
|
#define GICH_VMCR_CTRL_SHIFT 0
|
|
|
|
#define GICH_VMCR_CTRL_MASK (0x21f << GICH_VMCR_CTRL_SHIFT)
|
|
|
|
#define GICH_VMCR_PRIMASK_SHIFT 27
|
|
|
|
#define GICH_VMCR_PRIMASK_MASK (0x1f << GICH_VMCR_PRIMASK_SHIFT)
|
|
|
|
#define GICH_VMCR_BINPOINT_SHIFT 21
|
|
|
|
#define GICH_VMCR_BINPOINT_MASK (0x7 << GICH_VMCR_BINPOINT_SHIFT)
|
|
|
|
#define GICH_VMCR_ALIAS_BINPOINT_SHIFT 18
|
|
|
|
#define GICH_VMCR_ALIAS_BINPOINT_MASK (0x7 << GICH_VMCR_ALIAS_BINPOINT_SHIFT)
|
|
|
|
|
2013-01-22 04:36:11 +04:00
|
|
|
#define GICH_MISR_EOI (1 << 0)
|
|
|
|
#define GICH_MISR_U (1 << 1)
|
|
|
|
|
2013-01-24 17:39:43 +04:00
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
|
2014-11-27 21:27:49 +03:00
|
|
|
#include <linux/irqdomain.h>
|
|
|
|
|
2011-09-29 06:25:31 +04:00
|
|
|
struct device_node;
|
|
|
|
|
2011-11-12 20:09:49 +04:00
|
|
|
void gic_init_bases(unsigned int, int, void __iomem *, void __iomem *,
|
2012-02-15 01:06:57 +04:00
|
|
|
u32 offset, struct device_node *);
|
2007-02-14 21:14:56 +03:00
|
|
|
void gic_cascade_irq(unsigned int gic_nr, unsigned int irq);
|
2015-07-31 11:44:12 +03:00
|
|
|
int gic_cpu_if_down(unsigned int gic_nr);
|
2011-07-16 05:49:47 +04:00
|
|
|
|
2011-11-12 20:09:49 +04:00
|
|
|
static inline void gic_init(unsigned int nr, int start,
|
|
|
|
void __iomem *dist , void __iomem *cpu)
|
|
|
|
{
|
2012-02-15 01:06:57 +04:00
|
|
|
gic_init_bases(nr, start, dist, cpu, 0, NULL);
|
2011-11-12 20:09:49 +04:00
|
|
|
}
|
|
|
|
|
2014-11-25 21:47:22 +03:00
|
|
|
int gicv2m_of_init(struct device_node *node, struct irq_domain *parent);
|
|
|
|
|
2012-11-29 03:48:19 +04:00
|
|
|
void gic_send_sgi(unsigned int cpu_id, unsigned int irq);
|
2012-07-06 05:33:26 +04:00
|
|
|
int gic_get_cpu_id(unsigned int cpu);
|
2012-04-12 09:40:31 +04:00
|
|
|
void gic_migrate_target(unsigned int new_cpu_id);
|
2012-11-29 03:17:25 +04:00
|
|
|
unsigned long gic_get_sgir_physaddr(void);
|
2012-04-12 09:40:31 +04:00
|
|
|
|
2013-01-24 17:39:43 +04:00
|
|
|
#endif /* __ASSEMBLY */
|
2005-08-19 00:31:00 +04:00
|
|
|
#endif
|