2017-12-15 14:44:27 +03:00
|
|
|
// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
|
2015-12-11 04:30:52 +03:00
|
|
|
|
|
|
|
/dts-v1/;
|
|
|
|
|
2016-06-22 06:16:50 +03:00
|
|
|
#include "rk322x.dtsi"
|
2015-12-11 04:30:52 +03:00
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "Rockchip RK3228 Evaluation board";
|
|
|
|
compatible = "rockchip,rk3228-evb", "rockchip,rk3228";
|
|
|
|
|
2016-09-09 17:01:07 +03:00
|
|
|
memory@60000000 {
|
2015-12-11 04:30:52 +03:00
|
|
|
device_type = "memory";
|
|
|
|
reg = <0x60000000 0x40000000>;
|
|
|
|
};
|
2017-08-10 17:01:08 +03:00
|
|
|
|
|
|
|
vcc_phy: vcc-phy-regulator {
|
|
|
|
compatible = "regulator-fixed";
|
|
|
|
enable-active-high;
|
|
|
|
regulator-name = "vcc_phy";
|
|
|
|
regulator-min-microvolt = <1800000>;
|
|
|
|
regulator-max-microvolt = <1800000>;
|
|
|
|
regulator-always-on;
|
|
|
|
regulator-boot-on;
|
|
|
|
};
|
2015-12-11 04:30:52 +03:00
|
|
|
};
|
|
|
|
|
|
|
|
&emmc {
|
|
|
|
cap-mmc-highspeed;
|
|
|
|
mmc-ddr-1_8v;
|
|
|
|
disable-wp;
|
|
|
|
non-removable;
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2017-08-10 17:01:08 +03:00
|
|
|
&gmac {
|
|
|
|
assigned-clocks = <&cru SCLK_MAC_SRC>;
|
|
|
|
assigned-clock-rates = <50000000>;
|
|
|
|
clock_in_out = "output";
|
|
|
|
phy-supply = <&vcc_phy>;
|
|
|
|
phy-mode = "rmii";
|
2017-08-22 12:24:25 +03:00
|
|
|
phy-handle = <&phy>;
|
2017-08-10 17:01:08 +03:00
|
|
|
status = "okay";
|
|
|
|
|
|
|
|
mdio {
|
|
|
|
compatible = "snps,dwmac-mdio";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
2020-04-16 20:03:20 +03:00
|
|
|
phy: ethernet-phy@0 {
|
2017-08-10 17:01:08 +03:00
|
|
|
compatible = "ethernet-phy-id1234.d400", "ethernet-phy-ieee802.3-c22";
|
|
|
|
reg = <0>;
|
|
|
|
clocks = <&cru SCLK_MAC_PHY>;
|
|
|
|
resets = <&cru SRST_MACPHY>;
|
|
|
|
phy-is-integrated;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2016-02-15 10:33:33 +03:00
|
|
|
&tsadc {
|
|
|
|
status = "okay";
|
|
|
|
|
|
|
|
rockchip,hw-tshut-mode = <0>; /* tshut mode 0:CRU 1:GPIO */
|
|
|
|
rockchip,hw-tshut-polarity = <1>; /* tshut polarity 0:LOW 1:HIGH */
|
|
|
|
};
|
|
|
|
|
2015-12-11 04:30:52 +03:00
|
|
|
&uart2 {
|
|
|
|
status = "okay";
|
|
|
|
};
|