2019-05-29 17:18:00 +03:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
2017-07-11 04:03:19 +03:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2015 Regents of the University of California
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _ASM_RISCV_CSR_H
|
|
|
|
#define _ASM_RISCV_CSR_H
|
|
|
|
|
2019-04-25 11:38:41 +03:00
|
|
|
#include <asm/asm.h>
|
2017-07-11 04:03:19 +03:00
|
|
|
#include <linux/const.h>
|
|
|
|
|
|
|
|
/* Status register flags */
|
2019-04-25 11:38:30 +03:00
|
|
|
#define SR_SIE _AC(0x00000002, UL) /* Supervisor Interrupt Enable */
|
2019-10-28 15:10:32 +03:00
|
|
|
#define SR_MIE _AC(0x00000008, UL) /* Machine Interrupt Enable */
|
2019-04-25 11:38:30 +03:00
|
|
|
#define SR_SPIE _AC(0x00000020, UL) /* Previous Supervisor IE */
|
2019-10-28 15:10:32 +03:00
|
|
|
#define SR_MPIE _AC(0x00000080, UL) /* Previous Machine IE */
|
2019-04-25 11:38:30 +03:00
|
|
|
#define SR_SPP _AC(0x00000100, UL) /* Previously Supervisor */
|
2019-10-28 15:10:32 +03:00
|
|
|
#define SR_MPP _AC(0x00001800, UL) /* Previously Machine */
|
2019-04-25 11:38:30 +03:00
|
|
|
#define SR_SUM _AC(0x00040000, UL) /* Supervisor User Memory Access */
|
2017-07-11 04:03:19 +03:00
|
|
|
|
2019-04-25 11:38:30 +03:00
|
|
|
#define SR_FS _AC(0x00006000, UL) /* Floating-point Status */
|
|
|
|
#define SR_FS_OFF _AC(0x00000000, UL)
|
|
|
|
#define SR_FS_INITIAL _AC(0x00002000, UL)
|
|
|
|
#define SR_FS_CLEAN _AC(0x00004000, UL)
|
|
|
|
#define SR_FS_DIRTY _AC(0x00006000, UL)
|
2017-07-11 04:03:19 +03:00
|
|
|
|
2019-04-25 11:38:30 +03:00
|
|
|
#define SR_XS _AC(0x00018000, UL) /* Extension Status */
|
|
|
|
#define SR_XS_OFF _AC(0x00000000, UL)
|
|
|
|
#define SR_XS_INITIAL _AC(0x00008000, UL)
|
|
|
|
#define SR_XS_CLEAN _AC(0x00010000, UL)
|
|
|
|
#define SR_XS_DIRTY _AC(0x00018000, UL)
|
2017-07-11 04:03:19 +03:00
|
|
|
|
|
|
|
#ifndef CONFIG_64BIT
|
2019-04-25 11:38:30 +03:00
|
|
|
#define SR_SD _AC(0x80000000, UL) /* FS/XS dirty */
|
2017-07-11 04:03:19 +03:00
|
|
|
#else
|
2019-04-25 11:38:30 +03:00
|
|
|
#define SR_SD _AC(0x8000000000000000, UL) /* FS/XS dirty */
|
2017-07-11 04:03:19 +03:00
|
|
|
#endif
|
|
|
|
|
2018-01-09 17:00:32 +03:00
|
|
|
/* SATP flags */
|
2019-04-25 11:38:30 +03:00
|
|
|
#ifndef CONFIG_64BIT
|
|
|
|
#define SATP_PPN _AC(0x003FFFFF, UL)
|
|
|
|
#define SATP_MODE_32 _AC(0x80000000, UL)
|
|
|
|
#define SATP_MODE SATP_MODE_32
|
2017-07-11 04:03:19 +03:00
|
|
|
#else
|
2019-04-25 11:38:30 +03:00
|
|
|
#define SATP_PPN _AC(0x00000FFFFFFFFFFF, UL)
|
|
|
|
#define SATP_MODE_39 _AC(0x8000000000000000, UL)
|
|
|
|
#define SATP_MODE SATP_MODE_39
|
2017-07-11 04:03:19 +03:00
|
|
|
#endif
|
|
|
|
|
2019-10-28 15:10:32 +03:00
|
|
|
/* Exception cause high bit - is an interrupt if set */
|
|
|
|
#define CAUSE_IRQ_FLAG (_AC(1, UL) << (__riscv_xlen - 1))
|
2019-04-25 11:38:37 +03:00
|
|
|
|
2019-10-28 15:10:32 +03:00
|
|
|
/* Interrupt causes (minus the high bit) */
|
2019-04-25 11:38:37 +03:00
|
|
|
#define IRQ_U_SOFT 0
|
|
|
|
#define IRQ_S_SOFT 1
|
|
|
|
#define IRQ_M_SOFT 3
|
|
|
|
#define IRQ_U_TIMER 4
|
|
|
|
#define IRQ_S_TIMER 5
|
|
|
|
#define IRQ_M_TIMER 7
|
|
|
|
#define IRQ_U_EXT 8
|
|
|
|
#define IRQ_S_EXT 9
|
|
|
|
#define IRQ_M_EXT 11
|
2017-07-11 04:03:19 +03:00
|
|
|
|
2019-10-28 15:10:32 +03:00
|
|
|
/* Exception causes */
|
2019-04-25 11:38:30 +03:00
|
|
|
#define EXC_INST_MISALIGNED 0
|
|
|
|
#define EXC_INST_ACCESS 1
|
|
|
|
#define EXC_BREAKPOINT 3
|
|
|
|
#define EXC_LOAD_ACCESS 5
|
|
|
|
#define EXC_STORE_ACCESS 7
|
|
|
|
#define EXC_SYSCALL 8
|
|
|
|
#define EXC_INST_PAGE_FAULT 12
|
|
|
|
#define EXC_LOAD_PAGE_FAULT 13
|
|
|
|
#define EXC_STORE_PAGE_FAULT 15
|
2017-07-11 04:03:19 +03:00
|
|
|
|
2019-10-28 15:10:32 +03:00
|
|
|
/* symbolic CSR names: */
|
2019-04-25 11:38:41 +03:00
|
|
|
#define CSR_CYCLE 0xc00
|
|
|
|
#define CSR_TIME 0xc01
|
|
|
|
#define CSR_INSTRET 0xc02
|
2019-10-28 15:10:32 +03:00
|
|
|
#define CSR_CYCLEH 0xc80
|
|
|
|
#define CSR_TIMEH 0xc81
|
|
|
|
#define CSR_INSTRETH 0xc82
|
|
|
|
|
2019-04-25 11:38:41 +03:00
|
|
|
#define CSR_SSTATUS 0x100
|
|
|
|
#define CSR_SIE 0x104
|
|
|
|
#define CSR_STVEC 0x105
|
|
|
|
#define CSR_SCOUNTEREN 0x106
|
|
|
|
#define CSR_SSCRATCH 0x140
|
|
|
|
#define CSR_SEPC 0x141
|
|
|
|
#define CSR_SCAUSE 0x142
|
|
|
|
#define CSR_STVAL 0x143
|
|
|
|
#define CSR_SIP 0x144
|
|
|
|
#define CSR_SATP 0x180
|
2019-10-28 15:10:32 +03:00
|
|
|
|
|
|
|
#define CSR_MSTATUS 0x300
|
2019-10-28 15:10:40 +03:00
|
|
|
#define CSR_MISA 0x301
|
2019-10-28 15:10:32 +03:00
|
|
|
#define CSR_MIE 0x304
|
|
|
|
#define CSR_MTVEC 0x305
|
|
|
|
#define CSR_MSCRATCH 0x340
|
|
|
|
#define CSR_MEPC 0x341
|
|
|
|
#define CSR_MCAUSE 0x342
|
|
|
|
#define CSR_MTVAL 0x343
|
|
|
|
#define CSR_MIP 0x344
|
2019-10-28 15:10:39 +03:00
|
|
|
#define CSR_MHARTID 0xf14
|
2019-10-28 15:10:32 +03:00
|
|
|
|
|
|
|
#ifdef CONFIG_RISCV_M_MODE
|
|
|
|
# define CSR_STATUS CSR_MSTATUS
|
|
|
|
# define CSR_IE CSR_MIE
|
|
|
|
# define CSR_TVEC CSR_MTVEC
|
|
|
|
# define CSR_SCRATCH CSR_MSCRATCH
|
|
|
|
# define CSR_EPC CSR_MEPC
|
|
|
|
# define CSR_CAUSE CSR_MCAUSE
|
|
|
|
# define CSR_TVAL CSR_MTVAL
|
|
|
|
# define CSR_IP CSR_MIP
|
|
|
|
|
|
|
|
# define SR_IE SR_MIE
|
|
|
|
# define SR_PIE SR_MPIE
|
|
|
|
# define SR_PP SR_MPP
|
|
|
|
|
2019-12-20 14:09:49 +03:00
|
|
|
# define RV_IRQ_SOFT IRQ_M_SOFT
|
|
|
|
# define RV_IRQ_TIMER IRQ_M_TIMER
|
|
|
|
# define RV_IRQ_EXT IRQ_M_EXT
|
2019-10-28 15:10:32 +03:00
|
|
|
#else /* CONFIG_RISCV_M_MODE */
|
|
|
|
# define CSR_STATUS CSR_SSTATUS
|
|
|
|
# define CSR_IE CSR_SIE
|
|
|
|
# define CSR_TVEC CSR_STVEC
|
|
|
|
# define CSR_SCRATCH CSR_SSCRATCH
|
|
|
|
# define CSR_EPC CSR_SEPC
|
|
|
|
# define CSR_CAUSE CSR_SCAUSE
|
|
|
|
# define CSR_TVAL CSR_STVAL
|
|
|
|
# define CSR_IP CSR_SIP
|
|
|
|
|
|
|
|
# define SR_IE SR_SIE
|
|
|
|
# define SR_PIE SR_SPIE
|
|
|
|
# define SR_PP SR_SPP
|
|
|
|
|
2019-12-20 14:09:49 +03:00
|
|
|
# define RV_IRQ_SOFT IRQ_S_SOFT
|
|
|
|
# define RV_IRQ_TIMER IRQ_S_TIMER
|
|
|
|
# define RV_IRQ_EXT IRQ_S_EXT
|
2019-10-28 15:10:32 +03:00
|
|
|
#endif /* CONFIG_RISCV_M_MODE */
|
|
|
|
|
|
|
|
/* IE/IP (Supervisor/Machine Interrupt Enable/Pending) flags */
|
2019-12-20 14:09:49 +03:00
|
|
|
#define IE_SIE (_AC(0x1, UL) << RV_IRQ_SOFT)
|
|
|
|
#define IE_TIE (_AC(0x1, UL) << RV_IRQ_TIMER)
|
|
|
|
#define IE_EIE (_AC(0x1, UL) << RV_IRQ_EXT)
|
2019-04-25 11:38:41 +03:00
|
|
|
|
2017-07-11 04:03:19 +03:00
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
|
|
|
|
#define csr_swap(csr, val) \
|
|
|
|
({ \
|
|
|
|
unsigned long __v = (unsigned long)(val); \
|
2019-04-25 11:38:41 +03:00
|
|
|
__asm__ __volatile__ ("csrrw %0, " __ASM_STR(csr) ", %1"\
|
2017-07-11 04:03:19 +03:00
|
|
|
: "=r" (__v) : "rK" (__v) \
|
|
|
|
: "memory"); \
|
|
|
|
__v; \
|
|
|
|
})
|
|
|
|
|
|
|
|
#define csr_read(csr) \
|
|
|
|
({ \
|
|
|
|
register unsigned long __v; \
|
2019-04-25 11:38:41 +03:00
|
|
|
__asm__ __volatile__ ("csrr %0, " __ASM_STR(csr) \
|
2017-07-11 04:03:19 +03:00
|
|
|
: "=r" (__v) : \
|
|
|
|
: "memory"); \
|
|
|
|
__v; \
|
|
|
|
})
|
|
|
|
|
|
|
|
#define csr_write(csr, val) \
|
|
|
|
({ \
|
|
|
|
unsigned long __v = (unsigned long)(val); \
|
2019-04-25 11:38:41 +03:00
|
|
|
__asm__ __volatile__ ("csrw " __ASM_STR(csr) ", %0" \
|
2017-07-11 04:03:19 +03:00
|
|
|
: : "rK" (__v) \
|
|
|
|
: "memory"); \
|
|
|
|
})
|
|
|
|
|
|
|
|
#define csr_read_set(csr, val) \
|
|
|
|
({ \
|
|
|
|
unsigned long __v = (unsigned long)(val); \
|
2019-04-25 11:38:41 +03:00
|
|
|
__asm__ __volatile__ ("csrrs %0, " __ASM_STR(csr) ", %1"\
|
2017-07-11 04:03:19 +03:00
|
|
|
: "=r" (__v) : "rK" (__v) \
|
|
|
|
: "memory"); \
|
|
|
|
__v; \
|
|
|
|
})
|
|
|
|
|
|
|
|
#define csr_set(csr, val) \
|
|
|
|
({ \
|
|
|
|
unsigned long __v = (unsigned long)(val); \
|
2019-04-25 11:38:41 +03:00
|
|
|
__asm__ __volatile__ ("csrs " __ASM_STR(csr) ", %0" \
|
2017-07-11 04:03:19 +03:00
|
|
|
: : "rK" (__v) \
|
|
|
|
: "memory"); \
|
|
|
|
})
|
|
|
|
|
|
|
|
#define csr_read_clear(csr, val) \
|
|
|
|
({ \
|
|
|
|
unsigned long __v = (unsigned long)(val); \
|
2019-04-25 11:38:41 +03:00
|
|
|
__asm__ __volatile__ ("csrrc %0, " __ASM_STR(csr) ", %1"\
|
2017-07-11 04:03:19 +03:00
|
|
|
: "=r" (__v) : "rK" (__v) \
|
|
|
|
: "memory"); \
|
|
|
|
__v; \
|
|
|
|
})
|
|
|
|
|
|
|
|
#define csr_clear(csr, val) \
|
|
|
|
({ \
|
|
|
|
unsigned long __v = (unsigned long)(val); \
|
2019-04-25 11:38:41 +03:00
|
|
|
__asm__ __volatile__ ("csrc " __ASM_STR(csr) ", %0" \
|
2017-07-11 04:03:19 +03:00
|
|
|
: : "rK" (__v) \
|
|
|
|
: "memory"); \
|
|
|
|
})
|
|
|
|
|
|
|
|
#endif /* __ASSEMBLY__ */
|
|
|
|
|
|
|
|
#endif /* _ASM_RISCV_CSR_H */
|