2019-06-04 11:11:33 +03:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2005-07-10 22:58:15 +04:00
|
|
|
/*
|
|
|
|
* linux/arch/arm/plat-omap/dma.c
|
|
|
|
*
|
2008-07-03 13:24:37 +04:00
|
|
|
* Copyright (C) 2003 - 2008 Nokia Corporation
|
2007-10-20 01:21:04 +04:00
|
|
|
* Author: Juha Yrjölä <juha.yrjola@nokia.com>
|
2005-07-10 22:58:15 +04:00
|
|
|
* DMA channel linking for 1610 by Samuel Ortiz <samuel.ortiz@nokia.com>
|
|
|
|
* Graphics DMA and LCD DMA graphics tranformations
|
|
|
|
* by Imre Deak <imre.deak@nokia.com>
|
2007-12-01 23:14:11 +03:00
|
|
|
* OMAP2/3 support Copyright (C) 2004-2007 Texas Instruments, Inc.
|
2005-11-10 17:26:50 +03:00
|
|
|
* Merged to support both OMAP1 and OMAP2 by Tony Lindgren <tony@atomide.com>
|
2005-07-10 22:58:15 +04:00
|
|
|
* Some functions based on earlier dma-omap.c Copyright (C) 2001 RidgeRun, Inc.
|
|
|
|
*
|
2009-05-29 01:16:04 +04:00
|
|
|
* Copyright (C) 2009 Texas Instruments
|
|
|
|
* Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
|
|
|
|
*
|
2005-07-10 22:58:15 +04:00
|
|
|
* Support functions for the OMAP internal DMA channels.
|
|
|
|
*
|
2010-12-21 05:27:19 +03:00
|
|
|
* Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
|
|
|
|
* Converted DMA library into DMA platform driver.
|
|
|
|
* - G, Manjunath Kondaiah <manjugk@ti.com>
|
2005-07-10 22:58:15 +04:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/sched.h>
|
|
|
|
#include <linux/spinlock.h>
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/interrupt.h>
|
2006-07-02 01:32:41 +04:00
|
|
|
#include <linux/irq.h>
|
2008-07-03 13:24:37 +04:00
|
|
|
#include <linux/io.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 11:04:11 +03:00
|
|
|
#include <linux/slab.h>
|
2010-10-12 01:18:56 +04:00
|
|
|
#include <linux/delay.h>
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2012-11-30 20:41:50 +04:00
|
|
|
#include <linux/omap-dma.h>
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2015-05-20 19:01:21 +03:00
|
|
|
#ifdef CONFIG_ARCH_OMAP1
|
|
|
|
#include <mach/soc.h>
|
|
|
|
#endif
|
|
|
|
|
2012-04-13 16:34:30 +04:00
|
|
|
/*
|
|
|
|
* MAX_LOGICAL_DMA_CH_COUNT: the maximum number of logical DMA
|
|
|
|
* channels that an instance of the SDMA IP block can support. Used
|
|
|
|
* to size arrays. (The actual maximum on a particular SoC may be less
|
|
|
|
* than this -- for example, OMAP1 SDMA instances only support 17 logical
|
|
|
|
* DMA channels.)
|
|
|
|
*/
|
|
|
|
#define MAX_LOGICAL_DMA_CH_COUNT 32
|
|
|
|
|
2007-12-01 23:14:11 +03:00
|
|
|
#undef DEBUG
|
|
|
|
|
|
|
|
#ifndef CONFIG_ARCH_OMAP1
|
|
|
|
enum { DMA_CH_ALLOC_DONE, DMA_CH_PARAMS_SET_DONE, DMA_CH_STARTED,
|
|
|
|
DMA_CH_QUEUED, DMA_CH_NOTSTARTED, DMA_CH_PAUSED, DMA_CH_LINK_ENABLED
|
|
|
|
};
|
|
|
|
|
|
|
|
enum { DMA_CHAIN_STARTED, DMA_CHAIN_NOTSTARTED };
|
2005-11-10 17:26:50 +03:00
|
|
|
#endif
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2008-07-03 13:24:37 +04:00
|
|
|
#define OMAP_DMA_ACTIVE 0x01
|
2010-11-24 14:23:21 +03:00
|
|
|
#define OMAP2_DMA_CSR_CLEAR_MASK 0xffffffff
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2008-07-03 13:24:37 +04:00
|
|
|
#define OMAP_FUNC_MUX_ARM_BASE (0xfffe1000 + 0xec)
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
static struct omap_system_dma_plat_info *p;
|
|
|
|
static struct omap_dma_dev_attr *d;
|
2014-09-17 04:36:28 +04:00
|
|
|
static void omap_clear_dma(int lch);
|
2008-07-03 13:24:37 +04:00
|
|
|
static int enable_1510_mode;
|
2010-12-21 05:27:18 +03:00
|
|
|
static u32 errata;
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2007-12-01 23:14:11 +03:00
|
|
|
struct dma_link_info {
|
|
|
|
int *linked_dmach_q;
|
|
|
|
int no_of_lchs_linked;
|
|
|
|
|
|
|
|
int q_count;
|
|
|
|
int q_tail;
|
|
|
|
int q_head;
|
|
|
|
|
|
|
|
int chain_state;
|
|
|
|
int chain_mode;
|
|
|
|
|
|
|
|
};
|
|
|
|
|
2008-07-03 13:24:31 +04:00
|
|
|
static int dma_lch_count;
|
2005-07-10 22:58:15 +04:00
|
|
|
static int dma_chan_count;
|
2009-03-24 04:07:48 +03:00
|
|
|
static int omap_dma_reserve_channels;
|
2005-07-10 22:58:15 +04:00
|
|
|
|
|
|
|
static spinlock_t dma_chan_lock;
|
2008-07-03 13:24:31 +04:00
|
|
|
static struct omap_dma_lch *dma_chan;
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2007-12-01 23:14:11 +03:00
|
|
|
static inline void disable_lnk(int lch);
|
|
|
|
static void omap_disable_channel_irq(int lch);
|
|
|
|
static inline void omap_enable_channel_irq(int lch);
|
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
#ifdef CONFIG_ARCH_OMAP15XX
|
|
|
|
/* Returns 1 if the DMA module is in OMAP1510-compatible mode, 0 otherwise */
|
2011-01-28 03:39:43 +03:00
|
|
|
static int omap_dma_in_1510_mode(void)
|
2005-11-10 17:26:50 +03:00
|
|
|
{
|
|
|
|
return enable_1510_mode;
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
#define omap_dma_in_1510_mode() 0
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_ARCH_OMAP1
|
2005-07-10 22:58:15 +04:00
|
|
|
static inline void set_gdma_dev(int req, int dev)
|
|
|
|
{
|
|
|
|
u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
|
|
|
|
int shift = ((req - 1) % 5) * 6;
|
|
|
|
u32 l;
|
|
|
|
|
|
|
|
l = omap_readl(reg);
|
|
|
|
l &= ~(0x3f << shift);
|
|
|
|
l |= (dev - 1) << shift;
|
|
|
|
omap_writel(l, reg);
|
|
|
|
}
|
2005-11-10 17:26:50 +03:00
|
|
|
#else
|
|
|
|
#define set_gdma_dev(req, dev) do {} while (0)
|
2012-02-24 22:34:35 +04:00
|
|
|
#define omap_readl(reg) 0
|
|
|
|
#define omap_writel(val, reg) do {} while (0)
|
2005-11-10 17:26:50 +03:00
|
|
|
#endif
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2012-10-03 00:39:28 +04:00
|
|
|
#ifdef CONFIG_ARCH_OMAP1
|
2006-09-25 13:45:45 +04:00
|
|
|
void omap_set_dma_priority(int lch, int dst_port, int priority)
|
2005-07-10 22:58:15 +04:00
|
|
|
{
|
|
|
|
unsigned long reg;
|
|
|
|
u32 l;
|
|
|
|
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap1()) {
|
2006-09-25 13:45:45 +04:00
|
|
|
switch (dst_port) {
|
|
|
|
case OMAP_DMA_PORT_OCP_T1: /* FFFECC00 */
|
|
|
|
reg = OMAP_TC_OCPT1_PRIOR;
|
|
|
|
break;
|
|
|
|
case OMAP_DMA_PORT_OCP_T2: /* FFFECCD0 */
|
|
|
|
reg = OMAP_TC_OCPT2_PRIOR;
|
|
|
|
break;
|
|
|
|
case OMAP_DMA_PORT_EMIFF: /* FFFECC08 */
|
|
|
|
reg = OMAP_TC_EMIFF_PRIOR;
|
|
|
|
break;
|
|
|
|
case OMAP_DMA_PORT_EMIFS: /* FFFECC04 */
|
|
|
|
reg = OMAP_TC_EMIFS_PRIOR;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
BUG();
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
l = omap_readl(reg);
|
|
|
|
l &= ~(0xf << 8);
|
|
|
|
l |= (priority & 0xf) << 8;
|
|
|
|
omap_writel(l, reg);
|
|
|
|
}
|
2012-10-03 00:39:28 +04:00
|
|
|
}
|
|
|
|
#endif
|
2006-09-25 13:45:45 +04:00
|
|
|
|
2012-10-03 00:39:28 +04:00
|
|
|
#ifdef CONFIG_ARCH_OMAP2PLUS
|
|
|
|
void omap_set_dma_priority(int lch, int dst_port, int priority)
|
|
|
|
{
|
|
|
|
u32 ccr;
|
|
|
|
|
|
|
|
ccr = p->dma_read(CCR, lch);
|
|
|
|
if (priority)
|
|
|
|
ccr |= (1 << 6);
|
|
|
|
else
|
|
|
|
ccr &= ~(1 << 6);
|
|
|
|
p->dma_write(ccr, CCR, lch);
|
2005-07-10 22:58:15 +04:00
|
|
|
}
|
2012-10-03 00:39:28 +04:00
|
|
|
#endif
|
2008-07-03 13:24:37 +04:00
|
|
|
EXPORT_SYMBOL(omap_set_dma_priority);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
|
|
|
void omap_set_dma_transfer_params(int lch, int data_type, int elem_count,
|
2005-11-10 17:26:50 +03:00
|
|
|
int frame_count, int sync_mode,
|
|
|
|
int dma_trigger, int src_or_dst_synch)
|
2005-07-10 22:58:15 +04:00
|
|
|
{
|
2008-07-03 13:24:36 +04:00
|
|
|
u32 l;
|
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
l = p->dma_read(CSDP, lch);
|
2008-07-03 13:24:36 +04:00
|
|
|
l &= ~0x03;
|
|
|
|
l |= data_type;
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(l, CSDP, lch);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap1()) {
|
2008-07-03 13:24:36 +04:00
|
|
|
u16 ccr;
|
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
ccr = p->dma_read(CCR, lch);
|
2008-07-03 13:24:36 +04:00
|
|
|
ccr &= ~(1 << 5);
|
2005-11-10 17:26:50 +03:00
|
|
|
if (sync_mode == OMAP_DMA_SYNC_FRAME)
|
2008-07-03 13:24:36 +04:00
|
|
|
ccr |= 1 << 5;
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(ccr, CCR, lch);
|
2005-11-10 17:26:50 +03:00
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
ccr = p->dma_read(CCR2, lch);
|
2008-07-03 13:24:36 +04:00
|
|
|
ccr &= ~(1 << 2);
|
2005-11-10 17:26:50 +03:00
|
|
|
if (sync_mode == OMAP_DMA_SYNC_BLOCK)
|
2008-07-03 13:24:36 +04:00
|
|
|
ccr |= 1 << 2;
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(ccr, CCR2, lch);
|
2005-11-10 17:26:50 +03:00
|
|
|
}
|
|
|
|
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap2plus() && dma_trigger) {
|
2008-07-03 13:24:36 +04:00
|
|
|
u32 val;
|
2005-11-10 17:26:50 +03:00
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
val = p->dma_read(CCR, lch);
|
2009-01-15 14:09:53 +03:00
|
|
|
|
|
|
|
/* DMA_SYNCHRO_CONTROL_UPPER depends on the channel number */
|
2010-08-02 15:21:40 +04:00
|
|
|
val &= ~((1 << 23) | (3 << 19) | 0x1f);
|
2009-01-15 14:09:53 +03:00
|
|
|
val |= (dma_trigger & ~0x1f) << 14;
|
|
|
|
val |= dma_trigger & 0x1f;
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
if (sync_mode & OMAP_DMA_SYNC_FRAME)
|
|
|
|
val |= 1 << 5;
|
2006-06-27 03:16:06 +04:00
|
|
|
else
|
|
|
|
val &= ~(1 << 5);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
if (sync_mode & OMAP_DMA_SYNC_BLOCK)
|
|
|
|
val |= 1 << 18;
|
2006-06-27 03:16:06 +04:00
|
|
|
else
|
|
|
|
val &= ~(1 << 18);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2010-08-02 15:21:40 +04:00
|
|
|
if (src_or_dst_synch == OMAP_DMA_DST_SYNC_PREFETCH) {
|
|
|
|
val &= ~(1 << 24); /* dest synch */
|
|
|
|
val |= (1 << 23); /* Prefetch */
|
|
|
|
} else if (src_or_dst_synch) {
|
2005-11-10 17:26:50 +03:00
|
|
|
val |= 1 << 24; /* source synch */
|
2010-08-02 15:21:40 +04:00
|
|
|
} else {
|
2005-11-10 17:26:50 +03:00
|
|
|
val &= ~(1 << 24); /* dest synch */
|
2010-08-02 15:21:40 +04:00
|
|
|
}
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(val, CCR, lch);
|
2005-11-10 17:26:50 +03:00
|
|
|
}
|
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(elem_count, CEN, lch);
|
|
|
|
p->dma_write(frame_count, CFN, lch);
|
2005-07-10 22:58:15 +04:00
|
|
|
}
|
2008-07-03 13:24:37 +04:00
|
|
|
EXPORT_SYMBOL(omap_set_dma_transfer_params);
|
2005-11-10 17:26:50 +03:00
|
|
|
|
2008-07-03 13:24:36 +04:00
|
|
|
void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode)
|
|
|
|
{
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap1() && !dma_omap15xx()) {
|
2008-07-03 13:24:36 +04:00
|
|
|
u32 l;
|
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
l = p->dma_read(LCH_CTRL, lch);
|
2008-07-03 13:24:36 +04:00
|
|
|
l &= ~0x7;
|
|
|
|
l |= mode;
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(l, LCH_CTRL, lch);
|
2008-07-03 13:24:36 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(omap_set_dma_channel_mode);
|
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
/* Note that src_port is only for omap1 */
|
2005-07-10 22:58:15 +04:00
|
|
|
void omap_set_dma_src_params(int lch, int src_port, int src_amode,
|
2005-11-10 17:26:50 +03:00
|
|
|
unsigned long src_start,
|
|
|
|
int src_ei, int src_fi)
|
2005-07-10 22:58:15 +04:00
|
|
|
{
|
2008-07-03 13:24:37 +04:00
|
|
|
u32 l;
|
|
|
|
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap1()) {
|
2008-07-03 13:24:36 +04:00
|
|
|
u16 w;
|
2005-11-10 17:26:50 +03:00
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
w = p->dma_read(CSDP, lch);
|
2008-07-03 13:24:36 +04:00
|
|
|
w &= ~(0x1f << 2);
|
|
|
|
w |= src_port << 2;
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(w, CSDP, lch);
|
2008-07-03 13:24:37 +04:00
|
|
|
}
|
2005-11-10 17:26:50 +03:00
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
l = p->dma_read(CCR, lch);
|
2008-07-03 13:24:37 +04:00
|
|
|
l &= ~(0x03 << 12);
|
|
|
|
l |= src_amode << 12;
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(l, CCR, lch);
|
2008-07-03 13:24:36 +04:00
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(src_start, CSSA, lch);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(src_ei, CSEI, lch);
|
|
|
|
p->dma_write(src_fi, CSFI, lch);
|
2005-11-10 17:26:50 +03:00
|
|
|
}
|
2008-07-03 13:24:37 +04:00
|
|
|
EXPORT_SYMBOL(omap_set_dma_src_params);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
|
|
|
void omap_set_dma_src_data_pack(int lch, int enable)
|
|
|
|
{
|
2008-07-03 13:24:36 +04:00
|
|
|
u32 l;
|
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
l = p->dma_read(CSDP, lch);
|
2008-07-03 13:24:36 +04:00
|
|
|
l &= ~(1 << 6);
|
2005-11-10 17:26:50 +03:00
|
|
|
if (enable)
|
2008-07-03 13:24:36 +04:00
|
|
|
l |= (1 << 6);
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(l, CSDP, lch);
|
2005-07-10 22:58:15 +04:00
|
|
|
}
|
2008-07-03 13:24:37 +04:00
|
|
|
EXPORT_SYMBOL(omap_set_dma_src_data_pack);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
|
|
|
void omap_set_dma_src_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
|
|
|
|
{
|
2006-06-27 03:16:14 +04:00
|
|
|
unsigned int burst = 0;
|
2008-07-03 13:24:36 +04:00
|
|
|
u32 l;
|
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
l = p->dma_read(CSDP, lch);
|
2008-07-03 13:24:36 +04:00
|
|
|
l &= ~(0x03 << 7);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
|
|
|
switch (burst_mode) {
|
|
|
|
case OMAP_DMA_DATA_BURST_DIS:
|
|
|
|
break;
|
|
|
|
case OMAP_DMA_DATA_BURST_4:
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap2plus())
|
2006-06-27 03:16:14 +04:00
|
|
|
burst = 0x1;
|
|
|
|
else
|
|
|
|
burst = 0x2;
|
2005-07-10 22:58:15 +04:00
|
|
|
break;
|
|
|
|
case OMAP_DMA_DATA_BURST_8:
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap2plus()) {
|
2006-06-27 03:16:14 +04:00
|
|
|
burst = 0x2;
|
|
|
|
break;
|
|
|
|
}
|
2010-05-14 23:05:25 +04:00
|
|
|
/*
|
|
|
|
* not supported by current hardware on OMAP1
|
2005-07-10 22:58:15 +04:00
|
|
|
* w |= (0x03 << 7);
|
|
|
|
*/
|
2019-07-29 02:19:41 +03:00
|
|
|
/* fall through */
|
2006-06-27 03:16:14 +04:00
|
|
|
case OMAP_DMA_DATA_BURST_16:
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap2plus()) {
|
2006-06-27 03:16:14 +04:00
|
|
|
burst = 0x3;
|
|
|
|
break;
|
|
|
|
}
|
2019-07-29 02:19:41 +03:00
|
|
|
/* OMAP1 don't support burst 16 */
|
|
|
|
/* fall through */
|
2005-07-10 22:58:15 +04:00
|
|
|
default:
|
|
|
|
BUG();
|
|
|
|
}
|
2008-07-03 13:24:36 +04:00
|
|
|
|
|
|
|
l |= (burst << 7);
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(l, CSDP, lch);
|
2005-07-10 22:58:15 +04:00
|
|
|
}
|
2008-07-03 13:24:37 +04:00
|
|
|
EXPORT_SYMBOL(omap_set_dma_src_burst_mode);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
/* Note that dest_port is only for OMAP1 */
|
2005-07-10 22:58:15 +04:00
|
|
|
void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
|
2005-11-10 17:26:50 +03:00
|
|
|
unsigned long dest_start,
|
|
|
|
int dst_ei, int dst_fi)
|
2005-07-10 22:58:15 +04:00
|
|
|
{
|
2008-07-03 13:24:36 +04:00
|
|
|
u32 l;
|
|
|
|
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap1()) {
|
2010-12-21 05:27:19 +03:00
|
|
|
l = p->dma_read(CSDP, lch);
|
2008-07-03 13:24:36 +04:00
|
|
|
l &= ~(0x1f << 9);
|
|
|
|
l |= dest_port << 9;
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(l, CSDP, lch);
|
2005-11-10 17:26:50 +03:00
|
|
|
}
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
l = p->dma_read(CCR, lch);
|
2008-07-03 13:24:36 +04:00
|
|
|
l &= ~(0x03 << 14);
|
|
|
|
l |= dest_amode << 14;
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(l, CCR, lch);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(dest_start, CDSA, lch);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(dst_ei, CDEI, lch);
|
|
|
|
p->dma_write(dst_fi, CDFI, lch);
|
2005-07-10 22:58:15 +04:00
|
|
|
}
|
2008-07-03 13:24:37 +04:00
|
|
|
EXPORT_SYMBOL(omap_set_dma_dest_params);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
|
|
|
void omap_set_dma_dest_data_pack(int lch, int enable)
|
|
|
|
{
|
2008-07-03 13:24:36 +04:00
|
|
|
u32 l;
|
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
l = p->dma_read(CSDP, lch);
|
2008-07-03 13:24:36 +04:00
|
|
|
l &= ~(1 << 13);
|
2005-11-10 17:26:50 +03:00
|
|
|
if (enable)
|
2008-07-03 13:24:36 +04:00
|
|
|
l |= 1 << 13;
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(l, CSDP, lch);
|
2005-07-10 22:58:15 +04:00
|
|
|
}
|
2008-07-03 13:24:37 +04:00
|
|
|
EXPORT_SYMBOL(omap_set_dma_dest_data_pack);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
|
|
|
void omap_set_dma_dest_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
|
|
|
|
{
|
2006-06-27 03:16:14 +04:00
|
|
|
unsigned int burst = 0;
|
2008-07-03 13:24:36 +04:00
|
|
|
u32 l;
|
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
l = p->dma_read(CSDP, lch);
|
2008-07-03 13:24:36 +04:00
|
|
|
l &= ~(0x03 << 14);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
|
|
|
switch (burst_mode) {
|
|
|
|
case OMAP_DMA_DATA_BURST_DIS:
|
|
|
|
break;
|
|
|
|
case OMAP_DMA_DATA_BURST_4:
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap2plus())
|
2006-06-27 03:16:14 +04:00
|
|
|
burst = 0x1;
|
|
|
|
else
|
|
|
|
burst = 0x2;
|
2005-07-10 22:58:15 +04:00
|
|
|
break;
|
|
|
|
case OMAP_DMA_DATA_BURST_8:
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap2plus())
|
2006-06-27 03:16:14 +04:00
|
|
|
burst = 0x2;
|
|
|
|
else
|
|
|
|
burst = 0x3;
|
2005-07-10 22:58:15 +04:00
|
|
|
break;
|
2006-06-27 03:16:14 +04:00
|
|
|
case OMAP_DMA_DATA_BURST_16:
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap2plus()) {
|
2006-06-27 03:16:14 +04:00
|
|
|
burst = 0x3;
|
|
|
|
break;
|
|
|
|
}
|
2019-07-29 02:19:41 +03:00
|
|
|
/* OMAP1 don't support burst 16 */
|
|
|
|
/* fall through */
|
2005-07-10 22:58:15 +04:00
|
|
|
default:
|
|
|
|
printk(KERN_ERR "Invalid DMA burst mode\n");
|
|
|
|
BUG();
|
|
|
|
return;
|
|
|
|
}
|
2008-07-03 13:24:36 +04:00
|
|
|
l |= (burst << 14);
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(l, CSDP, lch);
|
2005-07-10 22:58:15 +04:00
|
|
|
}
|
2008-07-03 13:24:37 +04:00
|
|
|
EXPORT_SYMBOL(omap_set_dma_dest_burst_mode);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
static inline void omap_enable_channel_irq(int lch)
|
2005-07-10 22:58:15 +04:00
|
|
|
{
|
2006-06-27 03:16:15 +04:00
|
|
|
/* Clear CSR */
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap1())
|
2012-05-16 01:35:08 +04:00
|
|
|
p->dma_read(CSR, lch);
|
|
|
|
else
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch);
|
2005-11-10 17:26:50 +03:00
|
|
|
|
2005-07-10 22:58:15 +04:00
|
|
|
/* Enable some nice interrupts. */
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(dma_chan[lch].enabled_irqs, CICR, lch);
|
2005-07-10 22:58:15 +04:00
|
|
|
}
|
|
|
|
|
2012-05-16 01:35:08 +04:00
|
|
|
static inline void omap_disable_channel_irq(int lch)
|
2005-07-10 22:58:15 +04:00
|
|
|
{
|
2012-05-16 01:35:08 +04:00
|
|
|
/* disable channel interrupts */
|
|
|
|
p->dma_write(0, CICR, lch);
|
|
|
|
/* Clear CSR */
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap1())
|
2012-05-16 01:35:08 +04:00
|
|
|
p->dma_read(CSR, lch);
|
|
|
|
else
|
|
|
|
p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch);
|
2005-11-10 17:26:50 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void omap_disable_dma_irq(int lch, u16 bits)
|
|
|
|
{
|
|
|
|
dma_chan[lch].enabled_irqs &= ~bits;
|
|
|
|
}
|
2008-07-03 13:24:37 +04:00
|
|
|
EXPORT_SYMBOL(omap_disable_dma_irq);
|
2005-11-10 17:26:50 +03:00
|
|
|
|
|
|
|
static inline void enable_lnk(int lch)
|
|
|
|
{
|
2008-07-03 13:24:36 +04:00
|
|
|
u32 l;
|
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
l = p->dma_read(CLNK_CTRL, lch);
|
2008-07-03 13:24:36 +04:00
|
|
|
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap1())
|
2008-07-03 13:24:36 +04:00
|
|
|
l &= ~(1 << 14);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
/* Set the ENABLE_LNK bits */
|
2005-07-10 22:58:15 +04:00
|
|
|
if (dma_chan[lch].next_lch != -1)
|
2008-07-03 13:24:36 +04:00
|
|
|
l = dma_chan[lch].next_lch | (1 << 15);
|
2007-12-01 23:14:11 +03:00
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(l, CLNK_CTRL, lch);
|
2005-07-10 22:58:15 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void disable_lnk(int lch)
|
|
|
|
{
|
2008-07-03 13:24:36 +04:00
|
|
|
u32 l;
|
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
l = p->dma_read(CLNK_CTRL, lch);
|
2008-07-03 13:24:36 +04:00
|
|
|
|
2005-07-10 22:58:15 +04:00
|
|
|
/* Disable interrupts */
|
2012-05-16 01:35:08 +04:00
|
|
|
omap_disable_channel_irq(lch);
|
|
|
|
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap1()) {
|
2005-11-10 17:26:50 +03:00
|
|
|
/* Set the STOP_LNK bit */
|
2008-07-03 13:24:36 +04:00
|
|
|
l |= 1 << 14;
|
2005-11-10 17:26:50 +03:00
|
|
|
}
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap2plus()) {
|
2005-11-10 17:26:50 +03:00
|
|
|
/* Clear the ENABLE_LNK bit */
|
2008-07-03 13:24:36 +04:00
|
|
|
l &= ~(1 << 15);
|
2005-11-10 17:26:50 +03:00
|
|
|
}
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(l, CLNK_CTRL, lch);
|
2005-07-10 22:58:15 +04:00
|
|
|
dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
|
|
|
|
}
|
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
int omap_request_dma(int dev_id, const char *dev_name,
|
2008-07-03 13:24:37 +04:00
|
|
|
void (*callback)(int lch, u16 ch_status, void *data),
|
2005-11-10 17:26:50 +03:00
|
|
|
void *data, int *dma_ch_out)
|
|
|
|
{
|
|
|
|
int ch, free_ch = -1;
|
|
|
|
unsigned long flags;
|
|
|
|
struct omap_dma_lch *chan;
|
|
|
|
|
2014-06-07 13:47:36 +04:00
|
|
|
WARN(strcmp(dev_name, "DMA engine"), "Using deprecated platform DMA API - please update to DMA engine");
|
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
spin_lock_irqsave(&dma_chan_lock, flags);
|
|
|
|
for (ch = 0; ch < dma_chan_count; ch++) {
|
|
|
|
if (free_ch == -1 && dma_chan[ch].dev_id == -1) {
|
|
|
|
free_ch = ch;
|
2013-06-13 18:17:09 +04:00
|
|
|
/* Exit after first free channel found */
|
|
|
|
break;
|
2005-11-10 17:26:50 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
if (free_ch == -1) {
|
|
|
|
spin_unlock_irqrestore(&dma_chan_lock, flags);
|
|
|
|
return -EBUSY;
|
|
|
|
}
|
|
|
|
chan = dma_chan + free_ch;
|
|
|
|
chan->dev_id = dev_id;
|
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
if (p->clear_lch_regs)
|
|
|
|
p->clear_lch_regs(free_ch);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
spin_unlock_irqrestore(&dma_chan_lock, flags);
|
|
|
|
|
|
|
|
chan->dev_name = dev_name;
|
|
|
|
chan->callback = callback;
|
|
|
|
chan->data = data;
|
2009-01-29 19:57:12 +03:00
|
|
|
chan->flags = 0;
|
2008-07-03 13:24:37 +04:00
|
|
|
|
2006-06-27 03:16:15 +04:00
|
|
|
chan->enabled_irqs = OMAP_DMA_DROP_IRQ | OMAP_DMA_BLOCK_IRQ;
|
2005-11-10 17:26:50 +03:00
|
|
|
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap1())
|
2006-06-27 03:16:15 +04:00
|
|
|
chan->enabled_irqs |= OMAP1_DMA_TOUT_IRQ;
|
2005-11-10 17:26:50 +03:00
|
|
|
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap16xx()) {
|
2005-11-10 17:26:50 +03:00
|
|
|
/* If the sync device is set, configure it dynamically. */
|
|
|
|
if (dev_id != 0) {
|
|
|
|
set_gdma_dev(free_ch + 1, dev_id);
|
|
|
|
dev_id = free_ch + 1;
|
|
|
|
}
|
2008-07-03 13:24:37 +04:00
|
|
|
/*
|
|
|
|
* Disable the 1510 compatibility mode and set the sync device
|
|
|
|
* id.
|
|
|
|
*/
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(dev_id | (1 << 10), CCR, free_ch);
|
2012-10-30 22:03:22 +04:00
|
|
|
} else if (dma_omap1()) {
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(dev_id, CCR, free_ch);
|
2005-11-10 17:26:50 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
*dma_ch_out = free_ch;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2008-07-03 13:24:37 +04:00
|
|
|
EXPORT_SYMBOL(omap_request_dma);
|
2005-11-10 17:26:50 +03:00
|
|
|
|
|
|
|
void omap_free_dma(int lch)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
if (dma_chan[lch].dev_id == -1) {
|
2008-07-03 13:24:37 +04:00
|
|
|
pr_err("omap_dma: trying to free unallocated DMA channel %d\n",
|
2005-11-10 17:26:50 +03:00
|
|
|
lch);
|
|
|
|
return;
|
|
|
|
}
|
2008-07-03 13:24:37 +04:00
|
|
|
|
2012-05-16 01:35:08 +04:00
|
|
|
/* Disable all DMA interrupts for the channel. */
|
|
|
|
omap_disable_channel_irq(lch);
|
2005-11-10 17:26:50 +03:00
|
|
|
|
2012-05-16 01:35:08 +04:00
|
|
|
/* Make sure the DMA transfer is stopped. */
|
|
|
|
p->dma_write(0, CCR, lch);
|
2005-11-10 17:26:50 +03:00
|
|
|
|
2009-04-23 22:10:40 +04:00
|
|
|
spin_lock_irqsave(&dma_chan_lock, flags);
|
|
|
|
dma_chan[lch].dev_id = -1;
|
|
|
|
dma_chan[lch].next_lch = -1;
|
|
|
|
dma_chan[lch].callback = NULL;
|
|
|
|
spin_unlock_irqrestore(&dma_chan_lock, flags);
|
2005-11-10 17:26:50 +03:00
|
|
|
}
|
2008-07-03 13:24:37 +04:00
|
|
|
EXPORT_SYMBOL(omap_free_dma);
|
2005-11-10 17:26:50 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Clears any DMA state so the DMA engine is ready to restart with new buffers
|
|
|
|
* through omap_start_dma(). Any buffers in flight are discarded.
|
|
|
|
*/
|
2014-09-17 04:36:28 +04:00
|
|
|
static void omap_clear_dma(int lch)
|
2005-11-10 17:26:50 +03:00
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
local_irq_save(flags);
|
2010-12-21 05:27:19 +03:00
|
|
|
p->clear_dma(lch);
|
2005-11-10 17:26:50 +03:00
|
|
|
local_irq_restore(flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
void omap_start_dma(int lch)
|
|
|
|
{
|
2008-07-03 13:24:36 +04:00
|
|
|
u32 l;
|
|
|
|
|
2010-03-04 10:11:56 +03:00
|
|
|
/*
|
|
|
|
* The CPC/CDAC register needs to be initialized to zero
|
|
|
|
* before starting dma transfer.
|
|
|
|
*/
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap15xx())
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(0, CPC, lch);
|
2010-03-04 10:11:56 +03:00
|
|
|
else
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(0, CDAC, lch);
|
2010-03-04 10:11:56 +03:00
|
|
|
|
2005-07-10 22:58:15 +04:00
|
|
|
if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
|
|
|
|
int next_lch, cur_lch;
|
2012-04-13 16:34:30 +04:00
|
|
|
char dma_chan_link_map[MAX_LOGICAL_DMA_CH_COUNT];
|
2005-07-10 22:58:15 +04:00
|
|
|
|
|
|
|
/* Set the link register of the first channel */
|
|
|
|
enable_lnk(lch);
|
|
|
|
|
|
|
|
memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
|
2013-06-13 18:17:10 +04:00
|
|
|
dma_chan_link_map[lch] = 1;
|
|
|
|
|
2005-07-10 22:58:15 +04:00
|
|
|
cur_lch = dma_chan[lch].next_lch;
|
|
|
|
do {
|
|
|
|
next_lch = dma_chan[cur_lch].next_lch;
|
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
/* The loop case: we've been here already */
|
2005-07-10 22:58:15 +04:00
|
|
|
if (dma_chan_link_map[cur_lch])
|
|
|
|
break;
|
|
|
|
/* Mark the current channel */
|
|
|
|
dma_chan_link_map[cur_lch] = 1;
|
|
|
|
|
|
|
|
enable_lnk(cur_lch);
|
2005-11-10 17:26:50 +03:00
|
|
|
omap_enable_channel_irq(cur_lch);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
|
|
|
cur_lch = next_lch;
|
|
|
|
} while (next_lch != -1);
|
2010-12-21 05:27:18 +03:00
|
|
|
} else if (IS_DMA_ERRATA(DMA_ERRATA_PARALLEL_CHANNELS))
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(lch, CLNK_CTRL, lch);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
omap_enable_channel_irq(lch);
|
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
l = p->dma_read(CCR, lch);
|
2008-07-03 13:24:36 +04:00
|
|
|
|
2010-12-21 05:27:18 +03:00
|
|
|
if (IS_DMA_ERRATA(DMA_ERRATA_IFRAME_BUFFERING))
|
|
|
|
l |= OMAP_DMA_CCR_BUFFERING_DISABLE;
|
2008-07-03 13:24:36 +04:00
|
|
|
l |= OMAP_DMA_CCR_EN;
|
2010-12-21 05:27:18 +03:00
|
|
|
|
2012-04-14 21:57:10 +04:00
|
|
|
/*
|
|
|
|
* As dma_write() uses IO accessors which are weakly ordered, there
|
|
|
|
* is no guarantee that data in coherent DMA memory will be visible
|
|
|
|
* to the DMA device. Add a memory barrier here to ensure that any
|
|
|
|
* such data is visible prior to enabling DMA.
|
|
|
|
*/
|
|
|
|
mb();
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(l, CCR, lch);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
|
|
|
dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
|
|
|
|
}
|
2008-07-03 13:24:37 +04:00
|
|
|
EXPORT_SYMBOL(omap_start_dma);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
|
|
|
void omap_stop_dma(int lch)
|
|
|
|
{
|
2008-07-03 13:24:36 +04:00
|
|
|
u32 l;
|
|
|
|
|
2009-10-23 01:46:31 +04:00
|
|
|
/* Disable all interrupts on the channel */
|
2012-05-16 01:35:08 +04:00
|
|
|
omap_disable_channel_irq(lch);
|
2009-10-23 01:46:31 +04:00
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
l = p->dma_read(CCR, lch);
|
2010-12-21 05:27:18 +03:00
|
|
|
if (IS_DMA_ERRATA(DMA_ERRATA_i541) &&
|
|
|
|
(l & OMAP_DMA_CCR_SEL_SRC_DST_SYNC)) {
|
2010-10-12 01:18:56 +04:00
|
|
|
int i = 0;
|
|
|
|
u32 sys_cf;
|
|
|
|
|
|
|
|
/* Configure No-Standby */
|
2010-12-21 05:27:19 +03:00
|
|
|
l = p->dma_read(OCP_SYSCONFIG, lch);
|
2010-10-12 01:18:56 +04:00
|
|
|
sys_cf = l;
|
|
|
|
l &= ~DMA_SYSCONFIG_MIDLEMODE_MASK;
|
|
|
|
l |= DMA_SYSCONFIG_MIDLEMODE(DMA_IDLEMODE_NO_IDLE);
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(l , OCP_SYSCONFIG, 0);
|
2010-10-12 01:18:56 +04:00
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
l = p->dma_read(CCR, lch);
|
2010-10-12 01:18:56 +04:00
|
|
|
l &= ~OMAP_DMA_CCR_EN;
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(l, CCR, lch);
|
2010-10-12 01:18:56 +04:00
|
|
|
|
|
|
|
/* Wait for sDMA FIFO drain */
|
2010-12-21 05:27:19 +03:00
|
|
|
l = p->dma_read(CCR, lch);
|
2010-10-12 01:18:56 +04:00
|
|
|
while (i < 100 && (l & (OMAP_DMA_CCR_RD_ACTIVE |
|
|
|
|
OMAP_DMA_CCR_WR_ACTIVE))) {
|
|
|
|
udelay(5);
|
|
|
|
i++;
|
2010-12-21 05:27:19 +03:00
|
|
|
l = p->dma_read(CCR, lch);
|
2010-10-12 01:18:56 +04:00
|
|
|
}
|
|
|
|
if (i >= 100)
|
2012-07-26 10:54:26 +04:00
|
|
|
pr_err("DMA drain did not complete on lch %d\n", lch);
|
2010-10-12 01:18:56 +04:00
|
|
|
/* Restore OCP_SYSCONFIG */
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(sys_cf, OCP_SYSCONFIG, lch);
|
2010-10-12 01:18:56 +04:00
|
|
|
} else {
|
|
|
|
l &= ~OMAP_DMA_CCR_EN;
|
2010-12-21 05:27:19 +03:00
|
|
|
p->dma_write(l, CCR, lch);
|
2010-10-12 01:18:56 +04:00
|
|
|
}
|
2009-10-23 01:46:31 +04:00
|
|
|
|
2012-04-14 21:57:10 +04:00
|
|
|
/*
|
|
|
|
* Ensure that data transferred by DMA is visible to any access
|
|
|
|
* after DMA has been disabled. This is important for coherent
|
|
|
|
* DMA regions.
|
|
|
|
*/
|
|
|
|
mb();
|
|
|
|
|
2005-07-10 22:58:15 +04:00
|
|
|
if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
|
|
|
|
int next_lch, cur_lch = lch;
|
2012-04-13 16:34:30 +04:00
|
|
|
char dma_chan_link_map[MAX_LOGICAL_DMA_CH_COUNT];
|
2005-07-10 22:58:15 +04:00
|
|
|
|
|
|
|
memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
|
|
|
|
do {
|
|
|
|
/* The loop case: we've been here already */
|
|
|
|
if (dma_chan_link_map[cur_lch])
|
|
|
|
break;
|
|
|
|
/* Mark the current channel */
|
|
|
|
dma_chan_link_map[cur_lch] = 1;
|
|
|
|
|
|
|
|
disable_lnk(cur_lch);
|
|
|
|
|
|
|
|
next_lch = dma_chan[cur_lch].next_lch;
|
|
|
|
cur_lch = next_lch;
|
|
|
|
} while (next_lch != -1);
|
|
|
|
}
|
2005-11-10 17:26:50 +03:00
|
|
|
|
2005-07-10 22:58:15 +04:00
|
|
|
dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
|
|
|
|
}
|
2008-07-03 13:24:37 +04:00
|
|
|
EXPORT_SYMBOL(omap_stop_dma);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2006-09-25 13:45:45 +04:00
|
|
|
/*
|
|
|
|
* Allows changing the DMA callback function or data. This may be needed if
|
|
|
|
* the driver shares a single DMA channel for multiple dma triggers.
|
|
|
|
*/
|
2005-11-10 17:26:50 +03:00
|
|
|
/*
|
|
|
|
* Returns current physical source address for the given DMA channel.
|
|
|
|
* If the channel is running the caller must disable interrupts prior calling
|
|
|
|
* this function and process the returned value before re-enabling interrupt to
|
|
|
|
* prevent races with the interrupt handler. Note that in continuous mode there
|
2011-03-31 05:57:33 +04:00
|
|
|
* is a chance for CSSA_L register overflow between the two reads resulting
|
2005-11-10 17:26:50 +03:00
|
|
|
* in incorrect return value.
|
|
|
|
*/
|
|
|
|
dma_addr_t omap_get_dma_src_pos(int lch)
|
2005-07-10 22:58:15 +04:00
|
|
|
{
|
2007-05-08 05:24:14 +04:00
|
|
|
dma_addr_t offset = 0;
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap15xx())
|
2010-12-21 05:27:19 +03:00
|
|
|
offset = p->dma_read(CPC, lch);
|
2008-07-03 13:24:36 +04:00
|
|
|
else
|
2010-12-21 05:27:19 +03:00
|
|
|
offset = p->dma_read(CSAC, lch);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2010-12-21 05:27:18 +03:00
|
|
|
if (IS_DMA_ERRATA(DMA_ERRATA_3_3) && offset == 0)
|
2010-12-21 05:27:19 +03:00
|
|
|
offset = p->dma_read(CSAC, lch);
|
2008-07-03 13:24:36 +04:00
|
|
|
|
2012-10-30 22:03:22 +04:00
|
|
|
if (!dma_omap15xx()) {
|
2011-12-10 01:38:00 +04:00
|
|
|
/*
|
|
|
|
* CDAC == 0 indicates that the DMA transfer on the channel has
|
|
|
|
* not been started (no data has been transferred so far).
|
|
|
|
* Return the programmed source start address in this case.
|
|
|
|
*/
|
|
|
|
if (likely(p->dma_read(CDAC, lch)))
|
|
|
|
offset = p->dma_read(CSAC, lch);
|
|
|
|
else
|
|
|
|
offset = p->dma_read(CSSA, lch);
|
|
|
|
}
|
|
|
|
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap1())
|
2010-12-21 05:27:19 +03:00
|
|
|
offset |= (p->dma_read(CSSA, lch) & 0xFFFF0000);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
return offset;
|
2005-07-10 22:58:15 +04:00
|
|
|
}
|
2008-07-03 13:24:37 +04:00
|
|
|
EXPORT_SYMBOL(omap_get_dma_src_pos);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
/*
|
|
|
|
* Returns current physical destination address for the given DMA channel.
|
|
|
|
* If the channel is running the caller must disable interrupts prior calling
|
|
|
|
* this function and process the returned value before re-enabling interrupt to
|
|
|
|
* prevent races with the interrupt handler. Note that in continuous mode there
|
2011-03-31 05:57:33 +04:00
|
|
|
* is a chance for CDSA_L register overflow between the two reads resulting
|
2005-11-10 17:26:50 +03:00
|
|
|
* in incorrect return value.
|
|
|
|
*/
|
|
|
|
dma_addr_t omap_get_dma_dst_pos(int lch)
|
2005-07-10 22:58:15 +04:00
|
|
|
{
|
2007-05-08 05:24:14 +04:00
|
|
|
dma_addr_t offset = 0;
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap15xx())
|
2010-12-21 05:27:19 +03:00
|
|
|
offset = p->dma_read(CPC, lch);
|
2008-07-03 13:24:36 +04:00
|
|
|
else
|
2010-12-21 05:27:19 +03:00
|
|
|
offset = p->dma_read(CDAC, lch);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2008-07-03 13:24:36 +04:00
|
|
|
/*
|
|
|
|
* omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
|
|
|
|
* read before the DMA controller finished disabling the channel.
|
|
|
|
*/
|
2012-10-30 22:03:22 +04:00
|
|
|
if (!dma_omap15xx() && offset == 0) {
|
2010-12-21 05:27:19 +03:00
|
|
|
offset = p->dma_read(CDAC, lch);
|
2011-12-10 01:38:00 +04:00
|
|
|
/*
|
|
|
|
* CDAC == 0 indicates that the DMA transfer on the channel has
|
|
|
|
* not been started (no data has been transferred so far).
|
|
|
|
* Return the programmed destination start address in this case.
|
|
|
|
*/
|
|
|
|
if (unlikely(!offset))
|
|
|
|
offset = p->dma_read(CDSA, lch);
|
|
|
|
}
|
2008-07-03 13:24:36 +04:00
|
|
|
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap1())
|
2010-12-21 05:27:19 +03:00
|
|
|
offset |= (p->dma_read(CDSA, lch) & 0xFFFF0000);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
return offset;
|
2005-07-10 22:58:15 +04:00
|
|
|
}
|
2008-07-03 13:24:37 +04:00
|
|
|
EXPORT_SYMBOL(omap_get_dma_dst_pos);
|
2008-07-03 13:24:36 +04:00
|
|
|
|
|
|
|
int omap_get_dma_active_status(int lch)
|
|
|
|
{
|
2010-12-21 05:27:19 +03:00
|
|
|
return (p->dma_read(CCR, lch) & OMAP_DMA_CCR_EN) != 0;
|
2005-07-10 22:58:15 +04:00
|
|
|
}
|
2008-07-03 13:24:36 +04:00
|
|
|
EXPORT_SYMBOL(omap_get_dma_active_status);
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
int omap_dma_running(void)
|
2005-07-10 22:58:15 +04:00
|
|
|
{
|
2005-11-10 17:26:50 +03:00
|
|
|
int lch;
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap1())
|
2009-12-12 03:16:33 +03:00
|
|
|
if (omap_lcd_dma_running())
|
2005-11-10 17:26:50 +03:00
|
|
|
return 1;
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
for (lch = 0; lch < dma_chan_count; lch++)
|
2010-12-21 05:27:19 +03:00
|
|
|
if (p->dma_read(CCR, lch) & OMAP_DMA_CCR_EN)
|
2005-11-10 17:26:50 +03:00
|
|
|
return 1;
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
return 0;
|
2005-07-10 22:58:15 +04:00
|
|
|
}
|
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
/*----------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
#ifdef CONFIG_ARCH_OMAP1
|
|
|
|
|
|
|
|
static int omap1_dma_handle_ch(int ch)
|
|
|
|
{
|
2008-07-03 13:24:36 +04:00
|
|
|
u32 csr;
|
2005-11-10 17:26:50 +03:00
|
|
|
|
|
|
|
if (enable_1510_mode && ch >= 6) {
|
|
|
|
csr = dma_chan[ch].saved_csr;
|
|
|
|
dma_chan[ch].saved_csr = 0;
|
|
|
|
} else
|
2010-12-21 05:27:19 +03:00
|
|
|
csr = p->dma_read(CSR, ch);
|
2005-11-10 17:26:50 +03:00
|
|
|
if (enable_1510_mode && ch <= 2 && (csr >> 7) != 0) {
|
|
|
|
dma_chan[ch + 6].saved_csr = csr >> 7;
|
|
|
|
csr &= 0x7f;
|
|
|
|
}
|
|
|
|
if ((csr & 0x3f) == 0)
|
|
|
|
return 0;
|
|
|
|
if (unlikely(dma_chan[ch].dev_id == -1)) {
|
2012-07-26 10:54:26 +04:00
|
|
|
pr_warn("Spurious interrupt from DMA channel %d (CSR %04x)\n",
|
|
|
|
ch, csr);
|
2005-11-10 17:26:50 +03:00
|
|
|
return 0;
|
|
|
|
}
|
2006-06-27 03:16:15 +04:00
|
|
|
if (unlikely(csr & OMAP1_DMA_TOUT_IRQ))
|
2012-07-26 10:54:26 +04:00
|
|
|
pr_warn("DMA timeout with device %d\n", dma_chan[ch].dev_id);
|
2005-11-10 17:26:50 +03:00
|
|
|
if (unlikely(csr & OMAP_DMA_DROP_IRQ))
|
2012-07-26 10:54:26 +04:00
|
|
|
pr_warn("DMA synchronization event drop occurred with device %d\n",
|
|
|
|
dma_chan[ch].dev_id);
|
2005-11-10 17:26:50 +03:00
|
|
|
if (likely(csr & OMAP_DMA_BLOCK_IRQ))
|
|
|
|
dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
|
|
|
|
if (likely(dma_chan[ch].callback != NULL))
|
|
|
|
dma_chan[ch].callback(ch, csr, dma_chan[ch].data);
|
2008-07-03 13:24:37 +04:00
|
|
|
|
2005-11-10 17:26:50 +03:00
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2006-10-06 21:53:39 +04:00
|
|
|
static irqreturn_t omap1_dma_irq_handler(int irq, void *dev_id)
|
2005-11-10 17:26:50 +03:00
|
|
|
{
|
|
|
|
int ch = ((int) dev_id) - 1;
|
|
|
|
int handled = 0;
|
|
|
|
|
|
|
|
for (;;) {
|
|
|
|
int handled_now = 0;
|
|
|
|
|
|
|
|
handled_now += omap1_dma_handle_ch(ch);
|
|
|
|
if (enable_1510_mode && dma_chan[ch + 6].saved_csr)
|
|
|
|
handled_now += omap1_dma_handle_ch(ch + 6);
|
|
|
|
if (!handled_now)
|
|
|
|
break;
|
|
|
|
handled += handled_now;
|
|
|
|
}
|
|
|
|
|
|
|
|
return handled ? IRQ_HANDLED : IRQ_NONE;
|
|
|
|
}
|
|
|
|
|
|
|
|
#else
|
|
|
|
#define omap1_dma_irq_handler NULL
|
|
|
|
#endif
|
|
|
|
|
2013-11-02 17:00:03 +04:00
|
|
|
struct omap_system_dma_plat_info *omap_get_plat_info(void)
|
|
|
|
{
|
|
|
|
return p;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(omap_get_plat_info);
|
|
|
|
|
2012-12-22 02:02:24 +04:00
|
|
|
static int omap_system_dma_probe(struct platform_device *pdev)
|
2010-12-21 05:27:18 +03:00
|
|
|
{
|
2010-12-21 05:27:19 +03:00
|
|
|
int ch, ret = 0;
|
|
|
|
int dma_irq;
|
|
|
|
char irq_name[4];
|
|
|
|
|
|
|
|
p = pdev->dev.platform_data;
|
|
|
|
if (!p) {
|
2012-07-26 10:54:26 +04:00
|
|
|
dev_err(&pdev->dev,
|
|
|
|
"%s: System DMA initialized without platform data\n",
|
|
|
|
__func__);
|
2010-12-21 05:27:19 +03:00
|
|
|
return -EINVAL;
|
2008-07-03 13:24:36 +04:00
|
|
|
}
|
2008-07-03 13:24:31 +04:00
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
d = p->dma_attr;
|
|
|
|
errata = p->errata;
|
2010-12-21 05:27:17 +03:00
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
if ((d->dev_caps & RESERVE_CHANNEL) && omap_dma_reserve_channels
|
2013-01-11 09:39:18 +04:00
|
|
|
&& (omap_dma_reserve_channels < d->lch_count))
|
2010-12-21 05:27:19 +03:00
|
|
|
d->lch_count = omap_dma_reserve_channels;
|
2009-03-24 04:07:48 +03:00
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
dma_lch_count = d->lch_count;
|
|
|
|
dma_chan_count = dma_lch_count;
|
|
|
|
enable_1510_mode = d->dev_caps & ENABLE_1510_MODE;
|
2008-07-03 13:24:31 +04:00
|
|
|
|
2013-11-08 22:10:42 +04:00
|
|
|
dma_chan = devm_kcalloc(&pdev->dev, dma_lch_count,
|
2017-10-03 21:46:48 +03:00
|
|
|
sizeof(*dma_chan), GFP_KERNEL);
|
2017-10-03 14:10:26 +03:00
|
|
|
if (!dma_chan)
|
2013-11-08 22:10:42 +04:00
|
|
|
return -ENOMEM;
|
|
|
|
|
2005-07-10 22:58:15 +04:00
|
|
|
spin_lock_init(&dma_chan_lock);
|
|
|
|
for (ch = 0; ch < dma_chan_count; ch++) {
|
2005-11-10 17:26:50 +03:00
|
|
|
omap_clear_dma(ch);
|
2010-05-14 23:05:25 +04:00
|
|
|
|
2005-07-10 22:58:15 +04:00
|
|
|
dma_chan[ch].dev_id = -1;
|
|
|
|
dma_chan[ch].next_lch = -1;
|
|
|
|
|
|
|
|
if (ch >= 6 && enable_1510_mode)
|
|
|
|
continue;
|
|
|
|
|
2012-10-30 22:03:22 +04:00
|
|
|
if (dma_omap1()) {
|
2008-07-03 13:24:37 +04:00
|
|
|
/*
|
|
|
|
* request_irq() doesn't like dev_id (ie. ch) being
|
|
|
|
* zero, so we have to kludge around this.
|
|
|
|
*/
|
2010-12-21 05:27:19 +03:00
|
|
|
sprintf(&irq_name[0], "%d", ch);
|
|
|
|
dma_irq = platform_get_irq_byname(pdev, irq_name);
|
|
|
|
|
|
|
|
if (dma_irq < 0) {
|
|
|
|
ret = dma_irq;
|
|
|
|
goto exit_dma_irq_fail;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* INT_DMA_LCD is handled in lcd_dma.c */
|
|
|
|
if (dma_irq == INT_DMA_LCD)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
ret = request_irq(dma_irq,
|
2005-11-10 17:26:50 +03:00
|
|
|
omap1_dma_irq_handler, 0, "DMA",
|
|
|
|
(void *) (ch + 1));
|
2010-12-21 05:27:19 +03:00
|
|
|
if (ret != 0)
|
|
|
|
goto exit_dma_irq_fail;
|
2005-11-10 17:26:50 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-30 22:03:22 +04:00
|
|
|
/* reserve dma channels 0 and 1 in high security devices on 34xx */
|
|
|
|
if (d->dev_caps & HS_CHANNELS_RESERVED) {
|
2012-07-26 10:54:26 +04:00
|
|
|
pr_info("Reserving DMA channels 0 and 1 for HS ROM code\n");
|
2010-12-21 05:27:19 +03:00
|
|
|
dma_chan[0].dev_id = 0;
|
|
|
|
dma_chan[1].dev_id = 1;
|
|
|
|
}
|
|
|
|
p->show_dma_caps();
|
2005-07-10 22:58:15 +04:00
|
|
|
return 0;
|
2009-10-20 02:25:15 +04:00
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
exit_dma_irq_fail:
|
|
|
|
return ret;
|
|
|
|
}
|
2009-10-20 02:25:15 +04:00
|
|
|
|
2012-12-22 02:02:24 +04:00
|
|
|
static int omap_system_dma_remove(struct platform_device *pdev)
|
2010-12-21 05:27:19 +03:00
|
|
|
{
|
2019-12-17 01:41:53 +03:00
|
|
|
int dma_irq, irq_rel = 0;
|
2009-10-20 02:25:15 +04:00
|
|
|
|
2019-12-17 01:41:53 +03:00
|
|
|
if (dma_omap2plus())
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
for ( ; irq_rel < dma_chan_count; irq_rel++) {
|
|
|
|
dma_irq = platform_get_irq(pdev, irq_rel);
|
|
|
|
free_irq(dma_irq, (void *)(irq_rel + 1));
|
2010-12-21 05:27:19 +03:00
|
|
|
}
|
2019-12-17 01:41:53 +03:00
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct platform_driver omap_system_dma_driver = {
|
|
|
|
.probe = omap_system_dma_probe,
|
2012-12-22 02:02:24 +04:00
|
|
|
.remove = omap_system_dma_remove,
|
2010-12-21 05:27:19 +03:00
|
|
|
.driver = {
|
|
|
|
.name = "omap_dma_system"
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static int __init omap_system_dma_init(void)
|
|
|
|
{
|
|
|
|
return platform_driver_register(&omap_system_dma_driver);
|
|
|
|
}
|
|
|
|
arch_initcall(omap_system_dma_init);
|
|
|
|
|
|
|
|
static void __exit omap_system_dma_exit(void)
|
|
|
|
{
|
|
|
|
platform_driver_unregister(&omap_system_dma_driver);
|
2005-07-10 22:58:15 +04:00
|
|
|
}
|
|
|
|
|
2010-12-21 05:27:19 +03:00
|
|
|
MODULE_DESCRIPTION("OMAP SYSTEM DMA DRIVER");
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
MODULE_AUTHOR("Texas Instruments Inc");
|
2005-07-10 22:58:15 +04:00
|
|
|
|
2009-03-24 04:07:48 +03:00
|
|
|
/*
|
|
|
|
* Reserve the omap SDMA channels using cmdline bootarg
|
|
|
|
* "omap_dma_reserve_ch=". The valid range is 1 to 32
|
|
|
|
*/
|
|
|
|
static int __init omap_dma_cmdline_reserve_ch(char *str)
|
|
|
|
{
|
|
|
|
if (get_option(&str, &omap_dma_reserve_channels) != 1)
|
|
|
|
omap_dma_reserve_channels = 0;
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
__setup("omap_dma_reserve_ch=", omap_dma_cmdline_reserve_ch);
|
|
|
|
|
2005-07-10 22:58:15 +04:00
|
|
|
|