2011-10-29 13:57:23 +04:00
|
|
|
/*
|
2017-06-14 13:43:24 +03:00
|
|
|
* Synopsys DesignWare I2C adapter driver.
|
2011-10-29 13:57:23 +04:00
|
|
|
*
|
|
|
|
* Based on the TI DAVINCI I2C adapter driver.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2006 Texas Instruments.
|
|
|
|
* Copyright (C) 2007 MontaVista Software Inc.
|
|
|
|
* Copyright (C) 2009 Provigent Ltd.
|
|
|
|
*
|
|
|
|
* ----------------------------------------------------------------------------
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
* ----------------------------------------------------------------------------
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
2016-11-21 13:43:20 +03:00
|
|
|
#include <linux/i2c.h>
|
2017-02-10 13:27:56 +03:00
|
|
|
#include <linux/pm_qos.h>
|
2016-11-21 13:43:20 +03:00
|
|
|
|
|
|
|
#define DW_IC_DEFAULT_FUNCTIONALITY (I2C_FUNC_I2C | \
|
|
|
|
I2C_FUNC_SMBUS_BYTE | \
|
|
|
|
I2C_FUNC_SMBUS_BYTE_DATA | \
|
|
|
|
I2C_FUNC_SMBUS_WORD_DATA | \
|
|
|
|
I2C_FUNC_SMBUS_BLOCK_DATA | \
|
|
|
|
I2C_FUNC_SMBUS_I2C_BLOCK)
|
2011-10-29 13:57:23 +04:00
|
|
|
|
|
|
|
#define DW_IC_CON_MASTER 0x1
|
|
|
|
#define DW_IC_CON_SPEED_STD 0x2
|
|
|
|
#define DW_IC_CON_SPEED_FAST 0x4
|
2016-08-12 17:02:51 +03:00
|
|
|
#define DW_IC_CON_SPEED_HIGH 0x6
|
2016-06-15 18:05:05 +03:00
|
|
|
#define DW_IC_CON_SPEED_MASK 0x6
|
2017-06-14 13:43:24 +03:00
|
|
|
#define DW_IC_CON_10BITADDR_SLAVE 0x8
|
2011-10-29 13:57:23 +04:00
|
|
|
#define DW_IC_CON_10BITADDR_MASTER 0x10
|
|
|
|
#define DW_IC_CON_RESTART_EN 0x20
|
|
|
|
#define DW_IC_CON_SLAVE_DISABLE 0x40
|
2017-06-14 13:43:24 +03:00
|
|
|
#define DW_IC_CON_STOP_DET_IFADDRESSED 0x80
|
|
|
|
#define DW_IC_CON_TX_EMPTY_CTRL 0x100
|
|
|
|
#define DW_IC_CON_RX_FIFO_FULL_HLD_CTRL 0x200
|
2011-10-29 13:57:23 +04:00
|
|
|
|
2017-06-14 13:43:23 +03:00
|
|
|
/*
|
|
|
|
* Registers offset
|
|
|
|
*/
|
|
|
|
#define DW_IC_CON 0x0
|
|
|
|
#define DW_IC_TAR 0x4
|
2017-06-14 13:43:24 +03:00
|
|
|
#define DW_IC_SAR 0x8
|
2017-06-14 13:43:23 +03:00
|
|
|
#define DW_IC_DATA_CMD 0x10
|
|
|
|
#define DW_IC_SS_SCL_HCNT 0x14
|
|
|
|
#define DW_IC_SS_SCL_LCNT 0x18
|
|
|
|
#define DW_IC_FS_SCL_HCNT 0x1c
|
|
|
|
#define DW_IC_FS_SCL_LCNT 0x20
|
|
|
|
#define DW_IC_HS_SCL_HCNT 0x24
|
|
|
|
#define DW_IC_HS_SCL_LCNT 0x28
|
|
|
|
#define DW_IC_INTR_STAT 0x2c
|
|
|
|
#define DW_IC_INTR_MASK 0x30
|
|
|
|
#define DW_IC_RAW_INTR_STAT 0x34
|
|
|
|
#define DW_IC_RX_TL 0x38
|
|
|
|
#define DW_IC_TX_TL 0x3c
|
|
|
|
#define DW_IC_CLR_INTR 0x40
|
|
|
|
#define DW_IC_CLR_RX_UNDER 0x44
|
|
|
|
#define DW_IC_CLR_RX_OVER 0x48
|
|
|
|
#define DW_IC_CLR_TX_OVER 0x4c
|
|
|
|
#define DW_IC_CLR_RD_REQ 0x50
|
|
|
|
#define DW_IC_CLR_TX_ABRT 0x54
|
|
|
|
#define DW_IC_CLR_RX_DONE 0x58
|
|
|
|
#define DW_IC_CLR_ACTIVITY 0x5c
|
|
|
|
#define DW_IC_CLR_STOP_DET 0x60
|
|
|
|
#define DW_IC_CLR_START_DET 0x64
|
|
|
|
#define DW_IC_CLR_GEN_CALL 0x68
|
|
|
|
#define DW_IC_ENABLE 0x6c
|
|
|
|
#define DW_IC_STATUS 0x70
|
|
|
|
#define DW_IC_TXFLR 0x74
|
|
|
|
#define DW_IC_RXFLR 0x78
|
|
|
|
#define DW_IC_SDA_HOLD 0x7c
|
|
|
|
#define DW_IC_TX_ABRT_SOURCE 0x80
|
|
|
|
#define DW_IC_ENABLE_STATUS 0x9c
|
2017-06-14 13:43:24 +03:00
|
|
|
#define DW_IC_CLR_RESTART_DET 0xa8
|
2017-06-14 13:43:23 +03:00
|
|
|
#define DW_IC_COMP_PARAM_1 0xf4
|
|
|
|
#define DW_IC_COMP_VERSION 0xf8
|
|
|
|
#define DW_IC_SDA_HOLD_MIN_VERS 0x3131312A
|
|
|
|
#define DW_IC_COMP_TYPE 0xfc
|
|
|
|
#define DW_IC_COMP_TYPE_VALUE 0x44570140
|
|
|
|
|
|
|
|
#define DW_IC_INTR_RX_UNDER 0x001
|
|
|
|
#define DW_IC_INTR_RX_OVER 0x002
|
|
|
|
#define DW_IC_INTR_RX_FULL 0x004
|
|
|
|
#define DW_IC_INTR_TX_OVER 0x008
|
|
|
|
#define DW_IC_INTR_TX_EMPTY 0x010
|
|
|
|
#define DW_IC_INTR_RD_REQ 0x020
|
|
|
|
#define DW_IC_INTR_TX_ABRT 0x040
|
|
|
|
#define DW_IC_INTR_RX_DONE 0x080
|
|
|
|
#define DW_IC_INTR_ACTIVITY 0x100
|
|
|
|
#define DW_IC_INTR_STOP_DET 0x200
|
|
|
|
#define DW_IC_INTR_START_DET 0x400
|
|
|
|
#define DW_IC_INTR_GEN_CALL 0x800
|
2017-06-14 13:43:24 +03:00
|
|
|
#define DW_IC_INTR_RESTART_DET 0x1000
|
2017-06-14 13:43:23 +03:00
|
|
|
|
|
|
|
#define DW_IC_INTR_DEFAULT_MASK (DW_IC_INTR_RX_FULL | \
|
|
|
|
DW_IC_INTR_TX_ABRT | \
|
|
|
|
DW_IC_INTR_STOP_DET)
|
|
|
|
#define DW_IC_INTR_MASTER_MASK (DW_IC_INTR_DEFAULT_MASK | \
|
|
|
|
DW_IC_INTR_TX_EMPTY)
|
2017-06-14 13:43:24 +03:00
|
|
|
#define DW_IC_INTR_SLAVE_MASK (DW_IC_INTR_DEFAULT_MASK | \
|
|
|
|
DW_IC_INTR_RX_DONE | \
|
|
|
|
DW_IC_INTR_RX_UNDER | \
|
|
|
|
DW_IC_INTR_RD_REQ)
|
|
|
|
|
2017-06-14 13:43:23 +03:00
|
|
|
#define DW_IC_STATUS_ACTIVITY 0x1
|
|
|
|
#define DW_IC_STATUS_TFE BIT(2)
|
|
|
|
#define DW_IC_STATUS_MASTER_ACTIVITY BIT(5)
|
2017-06-14 13:43:24 +03:00
|
|
|
#define DW_IC_STATUS_SLAVE_ACTIVITY BIT(6)
|
2017-06-14 13:43:23 +03:00
|
|
|
|
|
|
|
#define DW_IC_SDA_HOLD_RX_SHIFT 16
|
|
|
|
#define DW_IC_SDA_HOLD_RX_MASK GENMASK(23, DW_IC_SDA_HOLD_RX_SHIFT)
|
|
|
|
|
|
|
|
#define DW_IC_ERR_TX_ABRT 0x1
|
|
|
|
|
|
|
|
#define DW_IC_TAR_10BITADDR_MASTER BIT(12)
|
|
|
|
|
|
|
|
#define DW_IC_COMP_PARAM_1_SPEED_MODE_HIGH (BIT(2) | BIT(3))
|
|
|
|
#define DW_IC_COMP_PARAM_1_SPEED_MODE_MASK GENMASK(3, 2)
|
|
|
|
|
|
|
|
/*
|
2017-06-14 13:43:24 +03:00
|
|
|
* status codes
|
2017-06-14 13:43:23 +03:00
|
|
|
*/
|
|
|
|
#define STATUS_IDLE 0x0
|
|
|
|
#define STATUS_WRITE_IN_PROGRESS 0x1
|
|
|
|
#define STATUS_READ_IN_PROGRESS 0x2
|
|
|
|
|
|
|
|
#define TIMEOUT 20 /* ms */
|
|
|
|
|
2017-06-14 13:43:24 +03:00
|
|
|
/*
|
|
|
|
* operation modes
|
|
|
|
*/
|
|
|
|
#define DW_IC_MASTER 0
|
|
|
|
#define DW_IC_SLAVE 1
|
|
|
|
|
2017-06-14 13:43:23 +03:00
|
|
|
/*
|
|
|
|
* Hardware abort codes from the DW_IC_TX_ABRT_SOURCE register
|
|
|
|
*
|
|
|
|
* Only expected abort codes are listed here
|
|
|
|
* refer to the datasheet for the full list
|
|
|
|
*/
|
|
|
|
#define ABRT_7B_ADDR_NOACK 0
|
|
|
|
#define ABRT_10ADDR1_NOACK 1
|
|
|
|
#define ABRT_10ADDR2_NOACK 2
|
|
|
|
#define ABRT_TXDATA_NOACK 3
|
|
|
|
#define ABRT_GCALL_NOACK 4
|
|
|
|
#define ABRT_GCALL_READ 5
|
|
|
|
#define ABRT_SBYTE_ACKDET 7
|
|
|
|
#define ABRT_SBYTE_NORSTRT 9
|
|
|
|
#define ABRT_10B_RD_NORSTRT 10
|
|
|
|
#define ABRT_MASTER_DIS 11
|
|
|
|
#define ARB_LOST 12
|
2017-06-14 13:43:24 +03:00
|
|
|
#define ABRT_SLAVE_FLUSH_TXFIFO 13
|
|
|
|
#define ABRT_SLAVE_ARBLOST 14
|
|
|
|
#define ABRT_SLAVE_RD_INTX 15
|
2017-06-14 13:43:23 +03:00
|
|
|
|
|
|
|
#define DW_IC_TX_ABRT_7B_ADDR_NOACK (1UL << ABRT_7B_ADDR_NOACK)
|
|
|
|
#define DW_IC_TX_ABRT_10ADDR1_NOACK (1UL << ABRT_10ADDR1_NOACK)
|
|
|
|
#define DW_IC_TX_ABRT_10ADDR2_NOACK (1UL << ABRT_10ADDR2_NOACK)
|
|
|
|
#define DW_IC_TX_ABRT_TXDATA_NOACK (1UL << ABRT_TXDATA_NOACK)
|
|
|
|
#define DW_IC_TX_ABRT_GCALL_NOACK (1UL << ABRT_GCALL_NOACK)
|
|
|
|
#define DW_IC_TX_ABRT_GCALL_READ (1UL << ABRT_GCALL_READ)
|
|
|
|
#define DW_IC_TX_ABRT_SBYTE_ACKDET (1UL << ABRT_SBYTE_ACKDET)
|
|
|
|
#define DW_IC_TX_ABRT_SBYTE_NORSTRT (1UL << ABRT_SBYTE_NORSTRT)
|
|
|
|
#define DW_IC_TX_ABRT_10B_RD_NORSTRT (1UL << ABRT_10B_RD_NORSTRT)
|
|
|
|
#define DW_IC_TX_ABRT_MASTER_DIS (1UL << ABRT_MASTER_DIS)
|
|
|
|
#define DW_IC_TX_ARB_LOST (1UL << ARB_LOST)
|
2017-06-14 13:43:24 +03:00
|
|
|
#define DW_IC_RX_ABRT_SLAVE_RD_INTX (1UL << ABRT_SLAVE_RD_INTX)
|
|
|
|
#define DW_IC_RX_ABRT_SLAVE_ARBLOST (1UL << ABRT_SLAVE_ARBLOST)
|
|
|
|
#define DW_IC_RX_ABRT_SLAVE_FLUSH_TXFIFO (1UL << ABRT_SLAVE_FLUSH_TXFIFO)
|
2017-06-14 13:43:23 +03:00
|
|
|
|
|
|
|
#define DW_IC_TX_ABRT_NOACK (DW_IC_TX_ABRT_7B_ADDR_NOACK | \
|
|
|
|
DW_IC_TX_ABRT_10ADDR1_NOACK | \
|
|
|
|
DW_IC_TX_ABRT_10ADDR2_NOACK | \
|
|
|
|
DW_IC_TX_ABRT_TXDATA_NOACK | \
|
|
|
|
DW_IC_TX_ABRT_GCALL_NOACK)
|
|
|
|
|
2011-10-29 13:57:23 +04:00
|
|
|
|
|
|
|
/**
|
|
|
|
* struct dw_i2c_dev - private i2c-designware data
|
|
|
|
* @dev: driver model device node
|
|
|
|
* @base: IO registers pointer
|
|
|
|
* @cmd_complete: tx completion indicator
|
|
|
|
* @clk: input reference clock
|
2017-06-14 13:43:24 +03:00
|
|
|
* @slave: represent an I2C slave device
|
2011-10-29 13:57:23 +04:00
|
|
|
* @cmd_err: run time hadware error code
|
2017-06-14 13:43:21 +03:00
|
|
|
* @msgs: points to an array of messages currently being transferred
|
2011-10-29 13:57:23 +04:00
|
|
|
* @msgs_num: the number of elements in msgs
|
|
|
|
* @msg_write_idx: the element index of the current tx message in the msgs
|
|
|
|
* array
|
|
|
|
* @tx_buf_len: the length of the current tx buffer
|
|
|
|
* @tx_buf: the current tx buffer
|
|
|
|
* @msg_read_idx: the element index of the current rx message in the msgs
|
|
|
|
* array
|
|
|
|
* @rx_buf_len: the length of the current rx buffer
|
|
|
|
* @rx_buf: the current rx buffer
|
|
|
|
* @msg_err: error status of the current transfer
|
|
|
|
* @status: i2c master status, one of STATUS_*
|
|
|
|
* @abort_source: copy of the TX_ABRT_SOURCE register
|
|
|
|
* @irq: interrupt number for the i2c master
|
|
|
|
* @adapter: i2c subsystem adapter node
|
2017-06-14 13:43:24 +03:00
|
|
|
* @slave_cfg: configuration for the slave device
|
2011-10-29 13:57:23 +04:00
|
|
|
* @tx_fifo_depth: depth of the hardware tx fifo
|
|
|
|
* @rx_fifo_depth: depth of the hardware rx fifo
|
2013-04-19 20:28:10 +04:00
|
|
|
* @rx_outstanding: current master-rx elements in tx fifo
|
2016-08-12 17:02:47 +03:00
|
|
|
* @clk_freq: bus clock frequency
|
2013-08-19 16:07:53 +04:00
|
|
|
* @ss_hcnt: standard speed HCNT value
|
|
|
|
* @ss_lcnt: standard speed LCNT value
|
|
|
|
* @fs_hcnt: fast speed HCNT value
|
|
|
|
* @fs_lcnt: fast speed LCNT value
|
2016-08-12 17:02:48 +03:00
|
|
|
* @fp_hcnt: fast plus HCNT value
|
|
|
|
* @fp_lcnt: fast plus LCNT value
|
|
|
|
* @hs_hcnt: high speed HCNT value
|
|
|
|
* @hs_lcnt: high speed LCNT value
|
2017-02-10 13:27:56 +03:00
|
|
|
* @pm_qos: pm_qos_request used while holding a hardware lock on the bus
|
2015-01-15 12:12:16 +03:00
|
|
|
* @acquire_lock: function to acquire a hardware lock on the bus
|
|
|
|
* @release_lock: function to release a hardware lock on the bus
|
2017-03-14 01:25:09 +03:00
|
|
|
* @pm_disabled: true if power-management should be disabled for this i2c-bus
|
2017-06-14 13:43:23 +03:00
|
|
|
* @disable: function to disable the controller
|
|
|
|
* @disable_int: function to disable all interrupts
|
|
|
|
* @init: function to initialize the I2C hardware
|
2017-06-22 13:17:33 +03:00
|
|
|
* @mode: operation mode - DW_IC_MASTER or DW_IC_SLAVE
|
2013-08-19 16:07:53 +04:00
|
|
|
*
|
|
|
|
* HCNT and LCNT parameters can be used if the platform knows more accurate
|
|
|
|
* values than the one computed based only on the input clock frequency.
|
|
|
|
* Leave them to be %0 if not used.
|
2011-10-29 13:57:23 +04:00
|
|
|
*/
|
|
|
|
struct dw_i2c_dev {
|
|
|
|
struct device *dev;
|
|
|
|
void __iomem *base;
|
|
|
|
struct completion cmd_complete;
|
|
|
|
struct clk *clk;
|
2016-12-27 17:22:40 +03:00
|
|
|
struct reset_control *rst;
|
2017-06-14 13:43:24 +03:00
|
|
|
struct i2c_client *slave;
|
2011-10-06 22:26:30 +04:00
|
|
|
u32 (*get_clk_rate_khz) (struct dw_i2c_dev *dev);
|
2011-10-06 22:26:35 +04:00
|
|
|
struct dw_pci_controller *controller;
|
2011-10-29 13:57:23 +04:00
|
|
|
int cmd_err;
|
|
|
|
struct i2c_msg *msgs;
|
|
|
|
int msgs_num;
|
|
|
|
int msg_write_idx;
|
|
|
|
u32 tx_buf_len;
|
|
|
|
u8 *tx_buf;
|
|
|
|
int msg_read_idx;
|
|
|
|
u32 rx_buf_len;
|
|
|
|
u8 *rx_buf;
|
|
|
|
int msg_err;
|
|
|
|
unsigned int status;
|
|
|
|
u32 abort_source;
|
|
|
|
int irq;
|
2017-02-10 13:27:53 +03:00
|
|
|
u32 flags;
|
2011-10-29 13:57:23 +04:00
|
|
|
struct i2c_adapter adapter;
|
2011-10-06 22:26:31 +04:00
|
|
|
u32 functionality;
|
2011-10-06 22:26:32 +04:00
|
|
|
u32 master_cfg;
|
2017-06-14 13:43:24 +03:00
|
|
|
u32 slave_cfg;
|
2011-10-29 13:57:23 +04:00
|
|
|
unsigned int tx_fifo_depth;
|
|
|
|
unsigned int rx_fifo_depth;
|
2013-04-19 20:28:10 +04:00
|
|
|
int rx_outstanding;
|
2016-08-12 17:02:47 +03:00
|
|
|
u32 clk_freq;
|
2013-06-26 12:55:06 +04:00
|
|
|
u32 sda_hold_time;
|
2014-01-20 20:43:43 +04:00
|
|
|
u32 sda_falling_time;
|
|
|
|
u32 scl_falling_time;
|
2013-08-19 16:07:53 +04:00
|
|
|
u16 ss_hcnt;
|
|
|
|
u16 ss_lcnt;
|
|
|
|
u16 fs_hcnt;
|
|
|
|
u16 fs_lcnt;
|
2016-08-12 17:02:48 +03:00
|
|
|
u16 fp_hcnt;
|
|
|
|
u16 fp_lcnt;
|
|
|
|
u16 hs_hcnt;
|
|
|
|
u16 hs_lcnt;
|
2017-02-10 13:27:56 +03:00
|
|
|
struct pm_qos_request pm_qos;
|
2015-01-15 12:12:16 +03:00
|
|
|
int (*acquire_lock)(struct dw_i2c_dev *dev);
|
|
|
|
void (*release_lock)(struct dw_i2c_dev *dev);
|
2017-03-14 01:25:09 +03:00
|
|
|
bool pm_disabled;
|
2017-06-14 13:43:23 +03:00
|
|
|
void (*disable)(struct dw_i2c_dev *dev);
|
|
|
|
void (*disable_int)(struct dw_i2c_dev *dev);
|
|
|
|
int (*init)(struct dw_i2c_dev *dev);
|
2017-06-22 13:17:33 +03:00
|
|
|
int mode;
|
2017-11-02 05:40:27 +03:00
|
|
|
struct i2c_bus_recovery_info rinfo;
|
2011-10-29 13:57:23 +04:00
|
|
|
};
|
|
|
|
|
2012-04-18 17:01:41 +04:00
|
|
|
#define ACCESS_SWAP 0x00000001
|
|
|
|
#define ACCESS_16BIT 0x00000002
|
2015-12-11 15:02:53 +03:00
|
|
|
#define ACCESS_INTR_MASK 0x00000004
|
2012-04-18 17:01:41 +04:00
|
|
|
|
2017-02-10 13:27:58 +03:00
|
|
|
#define MODEL_CHERRYTRAIL 0x00000100
|
|
|
|
|
2017-06-14 13:43:23 +03:00
|
|
|
u32 dw_readl(struct dw_i2c_dev *dev, int offset);
|
|
|
|
void dw_writel(struct dw_i2c_dev *dev, u32 b, int offset);
|
2018-06-19 14:23:19 +03:00
|
|
|
int i2c_dw_set_reg_access(struct dw_i2c_dev *dev);
|
2017-06-14 13:43:23 +03:00
|
|
|
u32 i2c_dw_scl_hcnt(u32 ic_clk, u32 tSYMBOL, u32 tf, int cond, int offset);
|
|
|
|
u32 i2c_dw_scl_lcnt(u32 ic_clk, u32 tLOW, u32 tf, int offset);
|
2018-06-19 14:23:22 +03:00
|
|
|
int i2c_dw_set_sda_hold(struct dw_i2c_dev *dev);
|
2017-06-14 13:43:23 +03:00
|
|
|
unsigned long i2c_dw_clk_rate(struct dw_i2c_dev *dev);
|
2017-11-02 05:40:26 +03:00
|
|
|
int i2c_dw_prepare_clk(struct dw_i2c_dev *dev, bool prepare);
|
2017-06-14 13:43:23 +03:00
|
|
|
int i2c_dw_acquire_lock(struct dw_i2c_dev *dev);
|
|
|
|
void i2c_dw_release_lock(struct dw_i2c_dev *dev);
|
|
|
|
int i2c_dw_wait_bus_not_busy(struct dw_i2c_dev *dev);
|
|
|
|
int i2c_dw_handle_tx_abort(struct dw_i2c_dev *dev);
|
|
|
|
u32 i2c_dw_func(struct i2c_adapter *adap);
|
|
|
|
void i2c_dw_disable(struct dw_i2c_dev *dev);
|
|
|
|
void i2c_dw_disable_int(struct dw_i2c_dev *dev);
|
|
|
|
|
2018-04-28 16:56:07 +03:00
|
|
|
static inline void __i2c_dw_enable(struct dw_i2c_dev *dev)
|
|
|
|
{
|
|
|
|
dw_writel(dev, 1, DW_IC_ENABLE);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void __i2c_dw_disable_nowait(struct dw_i2c_dev *dev)
|
|
|
|
{
|
|
|
|
dw_writel(dev, 0, DW_IC_ENABLE);
|
|
|
|
}
|
|
|
|
|
|
|
|
void __i2c_dw_disable(struct dw_i2c_dev *dev);
|
|
|
|
|
2011-10-06 22:26:34 +04:00
|
|
|
extern u32 i2c_dw_read_comp_param(struct dw_i2c_dev *dev);
|
2015-10-12 16:55:35 +03:00
|
|
|
extern int i2c_dw_probe(struct dw_i2c_dev *dev);
|
2017-06-28 17:23:29 +03:00
|
|
|
#if IS_ENABLED(CONFIG_I2C_DESIGNWARE_SLAVE)
|
2017-06-22 13:17:32 +03:00
|
|
|
extern int i2c_dw_probe_slave(struct dw_i2c_dev *dev);
|
2017-06-28 17:23:29 +03:00
|
|
|
#else
|
|
|
|
static inline int i2c_dw_probe_slave(struct dw_i2c_dev *dev) { return -EINVAL; }
|
|
|
|
#endif
|
2015-01-15 12:12:17 +03:00
|
|
|
|
|
|
|
#if IS_ENABLED(CONFIG_I2C_DESIGNWARE_BAYTRAIL)
|
2017-02-10 13:27:56 +03:00
|
|
|
extern int i2c_dw_probe_lock_support(struct dw_i2c_dev *dev);
|
|
|
|
extern void i2c_dw_remove_lock_support(struct dw_i2c_dev *dev);
|
2015-01-15 12:12:17 +03:00
|
|
|
#else
|
2017-02-10 13:27:56 +03:00
|
|
|
static inline int i2c_dw_probe_lock_support(struct dw_i2c_dev *dev) { return 0; }
|
|
|
|
static inline void i2c_dw_remove_lock_support(struct dw_i2c_dev *dev) {}
|
2015-01-15 12:12:17 +03:00
|
|
|
#endif
|