2019-06-04 11:11:33 +03:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2005-04-17 02:20:36 +04:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2004 Embedded Edge, LLC
|
|
|
|
*/
|
|
|
|
|
2020-11-13 15:40:21 +03:00
|
|
|
#include <linux/delay.h>
|
2005-04-17 02:20:36 +04:00
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <linux/module.h>
|
NAND: Fix NAND ECC errors on AMD Au1550
On AMD Au1550 the static bus controller fails to keep -CE asserted during
chip ready delay on read commands and the NAND chip being used requires this.
So, the current driver allows nand_base.c to drive -CE manually during the
entire sector read. When the PCMCIA driver is enabled however, occasionally
the ECC errors occur on NAND reads. This happens because the PCMCIA driver
polls sockets periodically and reads one of the board's control/status regs
(BCSRs) which are on the same static bus as the NAND flash, and just use
another chip select (and the NOR flash also resides on that bus), so as the
NAND driver forces NAND chip select asserted and the -RE signal is shared, a
contention occurs on the static bus when BCSR or NOR flash is read while we're
reading from NAND.
So, we either can't keep interrupts enabled during the whole NAND sector
read (which is hardly acceptable), or have to implement some interlocking
scheme between multiple drivers (which is painful, and makes me shudder :-).
There's a third way which has proven to work: to force -CE asserted only
while we're waiting for a NAND chip to become ready after a read command,
disabling interrupts for a maximum of 25 microseconds (according to Toshiba
TC58DVM92A1FT00 datasheet -- this chip is mentioned in the board schematics);
for Samsung NAND chip which seems to be actually used this delay is even less,
12 us.
Signed-off-by: Konstantin Baydarov <kbaidarov@ru.mvista.com>
Signed-off-by: Sergei Shtylyov <sshtylyov@ru.mvista.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2006-05-16 20:52:06 +04:00
|
|
|
#include <linux/interrupt.h>
|
2005-04-17 02:20:36 +04:00
|
|
|
#include <linux/mtd/mtd.h>
|
2017-08-04 18:29:10 +03:00
|
|
|
#include <linux/mtd/rawnand.h>
|
2005-04-17 02:20:36 +04:00
|
|
|
#include <linux/mtd/partitions.h>
|
2011-12-08 14:42:10 +04:00
|
|
|
#include <linux/platform_device.h>
|
2005-04-17 02:20:36 +04:00
|
|
|
#include <asm/io.h>
|
2011-12-08 14:42:10 +04:00
|
|
|
#include <asm/mach-au1x00/au1000.h>
|
|
|
|
#include <asm/mach-au1x00/au1550nd.h>
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
|
2011-12-08 14:42:10 +04:00
|
|
|
struct au1550nd_ctx {
|
2020-04-19 22:30:35 +03:00
|
|
|
struct nand_controller controller;
|
2011-12-08 14:42:10 +04:00
|
|
|
struct nand_chip chip;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2011-12-08 14:42:10 +04:00
|
|
|
int cs;
|
|
|
|
void __iomem *base;
|
2005-04-17 02:20:36 +04:00
|
|
|
};
|
|
|
|
|
2020-04-19 22:30:34 +03:00
|
|
|
static struct au1550nd_ctx *chip_to_au_ctx(struct nand_chip *this)
|
|
|
|
{
|
|
|
|
return container_of(this, struct au1550nd_ctx, chip);
|
|
|
|
}
|
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
/**
|
|
|
|
* au_write_buf - write buffer to chip
|
2018-09-06 15:05:23 +03:00
|
|
|
* @this: NAND chip object
|
2005-04-17 02:20:36 +04:00
|
|
|
* @buf: data buffer
|
|
|
|
* @len: number of bytes to write
|
|
|
|
*
|
2011-06-24 01:12:08 +04:00
|
|
|
* write function for 8bit buswidth
|
2005-04-17 02:20:36 +04:00
|
|
|
*/
|
2020-04-19 22:30:37 +03:00
|
|
|
static void au_write_buf(struct nand_chip *this, const void *buf,
|
|
|
|
unsigned int len)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2020-04-19 22:30:34 +03:00
|
|
|
struct au1550nd_ctx *ctx = chip_to_au_ctx(this);
|
2020-04-19 22:30:37 +03:00
|
|
|
const u8 *p = buf;
|
2005-04-17 02:20:36 +04:00
|
|
|
int i;
|
|
|
|
|
2006-05-13 21:07:53 +04:00
|
|
|
for (i = 0; i < len; i++) {
|
2020-04-19 22:30:37 +03:00
|
|
|
writeb(p[i], ctx->base + MEM_STNAND_DATA);
|
2014-07-23 18:36:26 +04:00
|
|
|
wmb(); /* drain writebuffer */
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2005-11-07 14:15:49 +03:00
|
|
|
* au_read_buf - read chip data into buffer
|
2018-09-06 15:05:22 +03:00
|
|
|
* @this: NAND chip object
|
2005-04-17 02:20:36 +04:00
|
|
|
* @buf: buffer to store date
|
|
|
|
* @len: number of bytes to read
|
|
|
|
*
|
2011-06-24 01:12:08 +04:00
|
|
|
* read function for 8bit buswidth
|
2005-04-17 02:20:36 +04:00
|
|
|
*/
|
2020-04-19 22:30:37 +03:00
|
|
|
static void au_read_buf(struct nand_chip *this, void *buf,
|
|
|
|
unsigned int len)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2020-04-19 22:30:34 +03:00
|
|
|
struct au1550nd_ctx *ctx = chip_to_au_ctx(this);
|
2020-04-19 22:30:37 +03:00
|
|
|
u8 *p = buf;
|
2005-04-17 02:20:36 +04:00
|
|
|
int i;
|
|
|
|
|
2006-05-13 21:07:53 +04:00
|
|
|
for (i = 0; i < len; i++) {
|
2020-04-19 22:30:37 +03:00
|
|
|
p[i] = readb(ctx->base + MEM_STNAND_DATA);
|
2014-07-23 18:36:26 +04:00
|
|
|
wmb(); /* drain writebuffer */
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* au_write_buf16 - write buffer to chip
|
2018-09-06 15:05:23 +03:00
|
|
|
* @this: NAND chip object
|
2005-04-17 02:20:36 +04:00
|
|
|
* @buf: data buffer
|
|
|
|
* @len: number of bytes to write
|
|
|
|
*
|
2011-06-24 01:12:08 +04:00
|
|
|
* write function for 16bit buswidth
|
2005-04-17 02:20:36 +04:00
|
|
|
*/
|
2020-04-19 22:30:37 +03:00
|
|
|
static void au_write_buf16(struct nand_chip *this, const void *buf,
|
|
|
|
unsigned int len)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2020-04-19 22:30:34 +03:00
|
|
|
struct au1550nd_ctx *ctx = chip_to_au_ctx(this);
|
2020-04-19 22:30:37 +03:00
|
|
|
const u16 *p = buf;
|
|
|
|
unsigned int i;
|
2005-11-07 14:15:49 +03:00
|
|
|
|
2020-04-19 22:30:37 +03:00
|
|
|
len >>= 1;
|
2006-05-13 21:07:53 +04:00
|
|
|
for (i = 0; i < len; i++) {
|
2020-04-19 22:30:34 +03:00
|
|
|
writew(p[i], ctx->base + MEM_STNAND_DATA);
|
2014-07-23 18:36:26 +04:00
|
|
|
wmb(); /* drain writebuffer */
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2005-11-07 14:15:49 +03:00
|
|
|
* au_read_buf16 - read chip data into buffer
|
2019-10-04 21:41:30 +03:00
|
|
|
* @this: NAND chip object
|
2005-04-17 02:20:36 +04:00
|
|
|
* @buf: buffer to store date
|
|
|
|
* @len: number of bytes to read
|
|
|
|
*
|
2011-06-24 01:12:08 +04:00
|
|
|
* read function for 16bit buswidth
|
2005-04-17 02:20:36 +04:00
|
|
|
*/
|
2020-04-19 22:30:37 +03:00
|
|
|
static void au_read_buf16(struct nand_chip *this, void *buf, unsigned int len)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2020-04-19 22:30:34 +03:00
|
|
|
struct au1550nd_ctx *ctx = chip_to_au_ctx(this);
|
2020-04-19 22:30:37 +03:00
|
|
|
unsigned int i;
|
|
|
|
u16 *p = buf;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2020-04-19 22:30:37 +03:00
|
|
|
len >>= 1;
|
2006-05-13 21:07:53 +04:00
|
|
|
for (i = 0; i < len; i++) {
|
2020-04-19 22:30:34 +03:00
|
|
|
p[i] = readw(ctx->base + MEM_STNAND_DATA);
|
2014-07-23 18:36:26 +04:00
|
|
|
wmb(); /* drain writebuffer */
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-11-19 22:23:07 +04:00
|
|
|
static int find_nand_cs(unsigned long nand_base)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2011-12-08 14:42:10 +04:00
|
|
|
void __iomem *base =
|
|
|
|
(void __iomem *)KSEG1ADDR(AU1000_STATIC_MEM_PHYS_ADDR);
|
|
|
|
unsigned long addr, staddr, start, mask, end;
|
|
|
|
int i;
|
2005-11-07 14:15:49 +03:00
|
|
|
|
2011-12-08 14:42:10 +04:00
|
|
|
for (i = 0; i < 4; i++) {
|
|
|
|
addr = 0x1000 + (i * 0x10); /* CSx */
|
|
|
|
staddr = __raw_readl(base + addr + 0x08); /* STADDRx */
|
|
|
|
/* figure out the decoded range of this CS */
|
|
|
|
start = (staddr << 4) & 0xfffc0000;
|
|
|
|
mask = (staddr << 18) & 0xfffc0000;
|
|
|
|
end = (start | (start - 1)) & ~(start ^ mask);
|
|
|
|
if ((nand_base >= start) && (nand_base < end))
|
|
|
|
return i;
|
|
|
|
}
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2011-12-08 14:42:10 +04:00
|
|
|
return -ENODEV;
|
|
|
|
}
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2020-04-19 22:30:35 +03:00
|
|
|
static int au1550nd_waitrdy(struct nand_chip *this, unsigned int timeout_ms)
|
|
|
|
{
|
|
|
|
unsigned long timeout_jiffies = jiffies;
|
|
|
|
|
|
|
|
timeout_jiffies += msecs_to_jiffies(timeout_ms) + 1;
|
|
|
|
do {
|
|
|
|
if (alchemy_rdsmem(AU1000_MEM_STSTAT) & 0x1)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
usleep_range(10, 100);
|
|
|
|
} while (time_before(jiffies, timeout_jiffies));
|
|
|
|
|
|
|
|
return -ETIMEDOUT;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int au1550nd_exec_instr(struct nand_chip *this,
|
|
|
|
const struct nand_op_instr *instr)
|
|
|
|
{
|
|
|
|
struct au1550nd_ctx *ctx = chip_to_au_ctx(this);
|
|
|
|
unsigned int i;
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
switch (instr->type) {
|
|
|
|
case NAND_OP_CMD_INSTR:
|
|
|
|
writeb(instr->ctx.cmd.opcode,
|
|
|
|
ctx->base + MEM_STNAND_CMD);
|
|
|
|
/* Drain the writebuffer */
|
|
|
|
wmb();
|
|
|
|
break;
|
|
|
|
|
|
|
|
case NAND_OP_ADDR_INSTR:
|
|
|
|
for (i = 0; i < instr->ctx.addr.naddrs; i++) {
|
|
|
|
writeb(instr->ctx.addr.addrs[i],
|
|
|
|
ctx->base + MEM_STNAND_ADDR);
|
|
|
|
/* Drain the writebuffer */
|
|
|
|
wmb();
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
case NAND_OP_DATA_IN_INSTR:
|
|
|
|
if ((this->options & NAND_BUSWIDTH_16) &&
|
|
|
|
!instr->ctx.data.force_8bit)
|
|
|
|
au_read_buf16(this, instr->ctx.data.buf.in,
|
|
|
|
instr->ctx.data.len);
|
|
|
|
else
|
|
|
|
au_read_buf(this, instr->ctx.data.buf.in,
|
|
|
|
instr->ctx.data.len);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case NAND_OP_DATA_OUT_INSTR:
|
|
|
|
if ((this->options & NAND_BUSWIDTH_16) &&
|
|
|
|
!instr->ctx.data.force_8bit)
|
|
|
|
au_write_buf16(this, instr->ctx.data.buf.out,
|
|
|
|
instr->ctx.data.len);
|
|
|
|
else
|
|
|
|
au_write_buf(this, instr->ctx.data.buf.out,
|
|
|
|
instr->ctx.data.len);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case NAND_OP_WAITRDY_INSTR:
|
|
|
|
ret = au1550nd_waitrdy(this, instr->ctx.waitrdy.timeout_ms);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (instr->delay_ns)
|
|
|
|
ndelay(instr->delay_ns);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int au1550nd_exec_op(struct nand_chip *this,
|
|
|
|
const struct nand_operation *op,
|
|
|
|
bool check_only)
|
|
|
|
{
|
|
|
|
struct au1550nd_ctx *ctx = chip_to_au_ctx(this);
|
|
|
|
unsigned int i;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (check_only)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
/* assert (force assert) chip enable */
|
|
|
|
alchemy_wrsmem((1 << (4 + ctx->cs)), AU1000_MEM_STNDCTL);
|
|
|
|
/* Drain the writebuffer */
|
|
|
|
wmb();
|
|
|
|
|
|
|
|
for (i = 0; i < op->ninstrs; i++) {
|
|
|
|
ret = au1550nd_exec_instr(this, &op->instrs[i]);
|
|
|
|
if (ret)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* deassert chip enable */
|
|
|
|
alchemy_wrsmem(0, AU1000_MEM_STNDCTL);
|
|
|
|
/* Drain the writebuffer */
|
|
|
|
wmb();
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2020-11-13 15:34:09 +03:00
|
|
|
static int au1550nd_attach_chip(struct nand_chip *chip)
|
|
|
|
{
|
2021-09-29 01:22:41 +03:00
|
|
|
if (chip->ecc.engine_type == NAND_ECC_ENGINE_TYPE_SOFT &&
|
|
|
|
chip->ecc.algo == NAND_ECC_ALGO_UNKNOWN)
|
2020-12-03 22:03:33 +03:00
|
|
|
chip->ecc.algo = NAND_ECC_ALGO_HAMMING;
|
2020-11-13 15:34:09 +03:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2020-04-19 22:30:35 +03:00
|
|
|
static const struct nand_controller_ops au1550nd_ops = {
|
|
|
|
.exec_op = au1550nd_exec_op,
|
2020-11-13 15:34:09 +03:00
|
|
|
.attach_chip = au1550nd_attach_chip,
|
2020-04-19 22:30:35 +03:00
|
|
|
};
|
|
|
|
|
2012-11-19 22:23:07 +04:00
|
|
|
static int au1550nd_probe(struct platform_device *pdev)
|
2011-12-08 14:42:10 +04:00
|
|
|
{
|
|
|
|
struct au1550nd_platdata *pd;
|
|
|
|
struct au1550nd_ctx *ctx;
|
|
|
|
struct nand_chip *this;
|
2015-12-10 10:59:51 +03:00
|
|
|
struct mtd_info *mtd;
|
2011-12-08 14:42:10 +04:00
|
|
|
struct resource *r;
|
|
|
|
int ret, cs;
|
2009-10-04 16:55:24 +04:00
|
|
|
|
2013-07-30 12:18:33 +04:00
|
|
|
pd = dev_get_platdata(&pdev->dev);
|
2011-12-08 14:42:10 +04:00
|
|
|
if (!pd) {
|
|
|
|
dev_err(&pdev->dev, "missing platform data\n");
|
|
|
|
return -ENODEV;
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
2011-12-08 14:42:10 +04:00
|
|
|
|
|
|
|
ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
|
2013-12-26 07:02:30 +04:00
|
|
|
if (!ctx)
|
2011-12-08 14:42:10 +04:00
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
|
|
if (!r) {
|
|
|
|
dev_err(&pdev->dev, "no NAND memory resource\n");
|
|
|
|
ret = -ENODEV;
|
|
|
|
goto out1;
|
2005-09-23 05:44:58 +04:00
|
|
|
}
|
2011-12-08 14:42:10 +04:00
|
|
|
if (request_mem_region(r->start, resource_size(r), "au1550-nand")) {
|
|
|
|
dev_err(&pdev->dev, "cannot claim NAND memory area\n");
|
|
|
|
ret = -ENOMEM;
|
|
|
|
goto out1;
|
2005-09-23 05:44:58 +04:00
|
|
|
}
|
2011-12-08 14:42:10 +04:00
|
|
|
|
2020-01-06 11:43:50 +03:00
|
|
|
ctx->base = ioremap(r->start, 0x1000);
|
2011-12-08 14:42:10 +04:00
|
|
|
if (!ctx->base) {
|
|
|
|
dev_err(&pdev->dev, "cannot remap NAND memory area\n");
|
|
|
|
ret = -ENODEV;
|
|
|
|
goto out2;
|
2005-09-23 05:44:58 +04:00
|
|
|
}
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2011-12-08 14:42:10 +04:00
|
|
|
this = &ctx->chip;
|
2015-12-10 10:59:51 +03:00
|
|
|
mtd = nand_to_mtd(this);
|
|
|
|
mtd->dev.parent = &pdev->dev;
|
2005-09-23 05:44:58 +04:00
|
|
|
|
2011-12-08 14:42:10 +04:00
|
|
|
/* figure out which CS# r->start belongs to */
|
|
|
|
cs = find_nand_cs(r->start);
|
|
|
|
if (cs < 0) {
|
|
|
|
dev_err(&pdev->dev, "cannot detect NAND chipselect\n");
|
|
|
|
ret = -ENODEV;
|
|
|
|
goto out3;
|
|
|
|
}
|
|
|
|
ctx->cs = cs;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2020-04-19 22:30:35 +03:00
|
|
|
nand_controller_init(&ctx->controller);
|
|
|
|
ctx->controller.ops = &au1550nd_ops;
|
|
|
|
this->controller = &ctx->controller;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2011-12-08 14:42:10 +04:00
|
|
|
if (pd->devwidth)
|
2005-04-17 02:20:36 +04:00
|
|
|
this->options |= NAND_BUSWIDTH_16;
|
|
|
|
|
2021-09-29 01:22:41 +03:00
|
|
|
/*
|
|
|
|
* This driver assumes that the default ECC engine should be TYPE_SOFT.
|
|
|
|
* Set ->engine_type before registering the NAND devices in order to
|
|
|
|
* provide a driver specific default value.
|
|
|
|
*/
|
|
|
|
this->ecc.engine_type = NAND_ECC_ENGINE_TYPE_SOFT;
|
|
|
|
|
2018-09-06 15:05:14 +03:00
|
|
|
ret = nand_scan(this, 1);
|
2011-12-08 14:42:10 +04:00
|
|
|
if (ret) {
|
|
|
|
dev_err(&pdev->dev, "NAND scan failed with %d\n", ret);
|
|
|
|
goto out3;
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2015-12-10 10:59:51 +03:00
|
|
|
mtd_device_register(mtd, pd->parts, pd->num_parts);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2013-11-11 10:18:29 +04:00
|
|
|
platform_set_drvdata(pdev, ctx);
|
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
return 0;
|
|
|
|
|
2011-12-08 14:42:10 +04:00
|
|
|
out3:
|
|
|
|
iounmap(ctx->base);
|
|
|
|
out2:
|
|
|
|
release_mem_region(r->start, resource_size(r));
|
|
|
|
out1:
|
|
|
|
kfree(ctx);
|
|
|
|
return ret;
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2012-11-19 22:26:04 +04:00
|
|
|
static int au1550nd_remove(struct platform_device *pdev)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2011-12-08 14:42:10 +04:00
|
|
|
struct au1550nd_ctx *ctx = platform_get_drvdata(pdev);
|
|
|
|
struct resource *r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
2020-05-19 15:59:35 +03:00
|
|
|
struct nand_chip *chip = &ctx->chip;
|
|
|
|
int ret;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2020-05-19 15:59:35 +03:00
|
|
|
ret = mtd_device_unregister(nand_to_mtd(chip));
|
|
|
|
WARN_ON(ret);
|
|
|
|
nand_cleanup(chip);
|
2011-12-08 14:42:10 +04:00
|
|
|
iounmap(ctx->base);
|
|
|
|
release_mem_region(r->start, 0x1000);
|
|
|
|
kfree(ctx);
|
|
|
|
return 0;
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
2006-05-13 21:07:53 +04:00
|
|
|
|
2011-12-08 14:42:10 +04:00
|
|
|
static struct platform_driver au1550nd_driver = {
|
|
|
|
.driver = {
|
|
|
|
.name = "au1550-nand",
|
|
|
|
},
|
|
|
|
.probe = au1550nd_probe,
|
2012-11-19 22:21:24 +04:00
|
|
|
.remove = au1550nd_remove,
|
2011-12-08 14:42:10 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
module_platform_driver(au1550nd_driver);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
MODULE_AUTHOR("Embedded Edge, LLC");
|
|
|
|
MODULE_DESCRIPTION("Board-specific glue layer for NAND flash on Pb1550 board");
|