DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
|
|
|
|
* Copyright (c) 2007-2008 Intel Corporation
|
|
|
|
* Jesse Barnes <jesse.barnes@intel.com>
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
* Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
|
|
|
|
* IN THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
#ifndef __INTEL_DRV_H__
|
|
|
|
#define __INTEL_DRV_H__
|
|
|
|
|
2014-05-29 01:39:03 +04:00
|
|
|
#include <linux/async.h>
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
#include <linux/i2c.h>
|
2013-08-06 23:32:18 +04:00
|
|
|
#include <linux/hdmi.h>
|
2012-10-02 21:01:07 +04:00
|
|
|
#include <drm/i915_drm.h>
|
2009-09-11 02:28:06 +04:00
|
|
|
#include "i915_drv.h"
|
2012-10-02 21:01:07 +04:00
|
|
|
#include <drm/drm_crtc.h>
|
|
|
|
#include <drm/drm_crtc_helper.h>
|
|
|
|
#include <drm/drm_fb_helper.h>
|
2014-05-02 08:02:48 +04:00
|
|
|
#include <drm/drm_dp_mst_helper.h>
|
2014-09-06 00:04:46 +04:00
|
|
|
#include <drm/drm_rect.h>
|
2015-03-20 17:18:01 +03:00
|
|
|
#include <drm/drm_atomic.h>
|
2010-08-07 14:01:35 +04:00
|
|
|
|
2013-03-28 03:03:25 +04:00
|
|
|
/**
|
|
|
|
* _wait_for - magic (register) wait macro
|
|
|
|
*
|
|
|
|
* Does the right thing for modeset paths when run under kdgb or similar atomic
|
|
|
|
* contexts. Note that it's important that we check the condition again after
|
|
|
|
* having timed out, since the timeout could be due to preemption or similar and
|
|
|
|
* we've never had a chance to check the condition before the timeout.
|
2016-03-03 19:21:27 +03:00
|
|
|
*
|
|
|
|
* TODO: When modesetting has fully transitioned to atomic, the below
|
|
|
|
* drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
|
|
|
|
* added.
|
2013-03-28 03:03:25 +04:00
|
|
|
*/
|
2016-03-03 17:36:41 +03:00
|
|
|
#define _wait_for(COND, US, W) ({ \
|
|
|
|
unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
|
2010-08-07 14:01:35 +04:00
|
|
|
int ret__ = 0; \
|
2011-08-16 23:34:10 +04:00
|
|
|
while (!(COND)) { \
|
2010-08-07 14:01:35 +04:00
|
|
|
if (time_after(jiffies, timeout__)) { \
|
2013-03-28 03:03:25 +04:00
|
|
|
if (!(COND)) \
|
|
|
|
ret__ = -ETIMEDOUT; \
|
2010-08-07 14:01:35 +04:00
|
|
|
break; \
|
|
|
|
} \
|
2015-03-20 22:28:08 +03:00
|
|
|
if ((W) && drm_can_sleep()) { \
|
2016-03-03 17:36:41 +03:00
|
|
|
usleep_range((W), (W)*2); \
|
2012-09-02 09:59:48 +04:00
|
|
|
} else { \
|
|
|
|
cpu_relax(); \
|
|
|
|
} \
|
2010-08-07 14:01:35 +04:00
|
|
|
} \
|
|
|
|
ret__; \
|
|
|
|
})
|
|
|
|
|
2016-03-03 17:36:41 +03:00
|
|
|
#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
|
|
|
|
#define wait_for_us(COND, US) _wait_for((COND), (US), 1)
|
|
|
|
|
2016-03-03 19:21:27 +03:00
|
|
|
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
|
|
|
|
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
|
|
|
|
# define _WAIT_FOR_ATOMIC_CHECK WARN_ON_ONCE(!in_atomic())
|
|
|
|
#else
|
|
|
|
# define _WAIT_FOR_ATOMIC_CHECK do { } while (0)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define _wait_for_atomic(COND, US) ({ \
|
|
|
|
unsigned long end__; \
|
|
|
|
int ret__ = 0; \
|
|
|
|
_WAIT_FOR_ATOMIC_CHECK; \
|
|
|
|
BUILD_BUG_ON((US) > 50000); \
|
|
|
|
end__ = (local_clock() >> 10) + (US) + 1; \
|
|
|
|
while (!(COND)) { \
|
|
|
|
if (time_after((unsigned long)(local_clock() >> 10), end__)) { \
|
|
|
|
/* Unlike the regular wait_for(), this atomic variant \
|
|
|
|
* cannot be preempted (and we'll just ignore the issue\
|
|
|
|
* of irq interruptions) and so we know that no time \
|
|
|
|
* has passed since the last check of COND and can \
|
|
|
|
* immediately report the timeout. \
|
|
|
|
*/ \
|
|
|
|
ret__ = -ETIMEDOUT; \
|
|
|
|
break; \
|
|
|
|
} \
|
|
|
|
cpu_relax(); \
|
|
|
|
} \
|
|
|
|
ret__; \
|
|
|
|
})
|
|
|
|
|
|
|
|
#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000)
|
|
|
|
#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US))
|
2010-08-23 20:43:35 +04:00
|
|
|
|
2014-01-10 19:10:20 +04:00
|
|
|
#define KHz(x) (1000 * (x))
|
|
|
|
#define MHz(x) KHz(1000 * (x))
|
2010-09-07 23:54:59 +04:00
|
|
|
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
/*
|
|
|
|
* Display related stuff
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* store information about an Ixxx DVO */
|
|
|
|
/* The i830->i865 use multiple DVOs with multiple i2cs */
|
|
|
|
/* the i915, i945 have a single sDVO i2c bus - which is different */
|
|
|
|
#define MAX_OUTPUTS 6
|
|
|
|
/* maximum connectors per crtcs in the mode set */
|
|
|
|
|
2014-03-10 15:36:23 +04:00
|
|
|
/* Maximum cursor sizes */
|
|
|
|
#define GEN2_CURSOR_WIDTH 64
|
|
|
|
#define GEN2_CURSOR_HEIGHT 64
|
2014-03-28 18:17:49 +04:00
|
|
|
#define MAX_CURSOR_WIDTH 256
|
|
|
|
#define MAX_CURSOR_HEIGHT 256
|
2014-03-10 15:36:23 +04:00
|
|
|
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
#define INTEL_I2C_BUS_DVO 1
|
|
|
|
#define INTEL_I2C_BUS_SDVO 2
|
|
|
|
|
|
|
|
/* these are outputs from the chip - integrated only
|
|
|
|
external chips are via DVO or SDVO output */
|
2014-10-27 22:47:52 +03:00
|
|
|
enum intel_output_type {
|
|
|
|
INTEL_OUTPUT_UNUSED = 0,
|
|
|
|
INTEL_OUTPUT_ANALOG = 1,
|
|
|
|
INTEL_OUTPUT_DVO = 2,
|
|
|
|
INTEL_OUTPUT_SDVO = 3,
|
|
|
|
INTEL_OUTPUT_LVDS = 4,
|
|
|
|
INTEL_OUTPUT_TVOUT = 5,
|
|
|
|
INTEL_OUTPUT_HDMI = 6,
|
|
|
|
INTEL_OUTPUT_DISPLAYPORT = 7,
|
|
|
|
INTEL_OUTPUT_EDP = 8,
|
|
|
|
INTEL_OUTPUT_DSI = 9,
|
|
|
|
INTEL_OUTPUT_UNKNOWN = 10,
|
|
|
|
INTEL_OUTPUT_DP_MST = 11,
|
|
|
|
};
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
|
|
|
|
#define INTEL_DVO_CHIP_NONE 0
|
|
|
|
#define INTEL_DVO_CHIP_LVDS 1
|
|
|
|
#define INTEL_DVO_CHIP_TMDS 2
|
|
|
|
#define INTEL_DVO_CHIP_TVOUT 4
|
|
|
|
|
2014-04-14 09:48:24 +04:00
|
|
|
#define INTEL_DSI_VIDEO_MODE 0
|
|
|
|
#define INTEL_DSI_COMMAND_MODE 1
|
2013-08-27 16:12:17 +04:00
|
|
|
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
struct intel_framebuffer {
|
|
|
|
struct drm_framebuffer base;
|
2010-11-08 22:18:58 +03:00
|
|
|
struct drm_i915_gem_object *obj;
|
2016-02-15 23:54:47 +03:00
|
|
|
struct intel_rotation_info rot_info;
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
};
|
|
|
|
|
2010-08-26 01:45:57 +04:00
|
|
|
struct intel_fbdev {
|
|
|
|
struct drm_fb_helper helper;
|
2014-02-08 00:10:38 +04:00
|
|
|
struct intel_framebuffer *fb;
|
2014-03-07 20:57:51 +04:00
|
|
|
int preferred_bpp;
|
2010-08-26 01:45:57 +04:00
|
|
|
};
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
|
2010-03-25 21:11:14 +03:00
|
|
|
struct intel_encoder {
|
2010-09-09 18:14:28 +04:00
|
|
|
struct drm_encoder base;
|
drm/i915: stage modeset output changes
This is the core of the new modeset logic.
The current code which is based upon the crtc helper code first
updates all the link of the new display pipeline and then calls the
lower-level set_mode function to execute the required callbacks to get
there. The issue with this approach is that for disabling we need to
know the _current_ display pipe state, not the new one.
Hence we need to stage the new state of the display pipe and only
update it once we have disabled the current configuration and before we
start to update the hw registers with the new configuration.
This patch here just prepares the ground by switching the new output
state computation to these staging pointers. To make it clearer,
rename the old update_output_state function to stage_output_state.
A few peculiarities:
- We're also calling the set_mode function at various places to update
properties. Hence after a successfule modeset we need to stage the
current configuration (for otherwise we might fall back again). This
happens automatically because as part of the (successful) modeset we
need to copy the staged state to the real one. But for the hw
readout code we need to make sure that this happens, too.
- Teach the new staged output state computation code the required
smarts to handle the disabling of outputs. The current code handles
this in a special case, but to better handle global modeset changes
covering more than one crtc, we want to do this all in the same
low-level modeset code.
- The actual modeset code is still a bit ugly and wants to know the new
crtc->enabled state a bit early. Follow-on patches will clean that
up, for now we have to apply the staged output configuration early,
outside of the set_mode functions.
- Improve/add comments in stage_output_state.
Essentially all that is left to do now is move the disabling code into
set_mode and then move the staged state update code also into
set_mode, at the right place between disabling things and calling the
mode_set callbacks for the new configuration.
v2: Disabling a crtc works by passing in a NULL mode or fb, userspace
doesn't hand in the list of connectors. We therefore need to detect
this case manually and tear down all the output links.
v3: Properly update the output staging pointers after having read out
the hw state.
v4: Simplify the code, add more DRM_DEBUG_KMS output and check a few
assumptions with WARN_ON. Essentially all things that I've noticed
while debugging issues in other places of the code.
v4: Correctly disable the old set of connectors when enabling an
already enabled crtc on a new set of crtc. Reported by Paulo Zanoni.
Reviewed-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2012-07-06 00:34:27 +04:00
|
|
|
|
2014-10-27 22:47:52 +03:00
|
|
|
enum intel_output_type type;
|
2014-03-03 18:15:28 +04:00
|
|
|
unsigned int cloneable;
|
2010-03-25 21:11:14 +03:00
|
|
|
void (*hot_plug)(struct intel_encoder *);
|
2013-03-27 03:44:52 +04:00
|
|
|
bool (*compute_config)(struct intel_encoder *,
|
2015-01-15 15:55:21 +03:00
|
|
|
struct intel_crtc_state *);
|
2012-11-26 20:22:07 +04:00
|
|
|
void (*pre_pll_enable)(struct intel_encoder *);
|
2012-09-07 00:15:40 +04:00
|
|
|
void (*pre_enable)(struct intel_encoder *);
|
2012-06-30 00:40:09 +04:00
|
|
|
void (*enable)(struct intel_encoder *);
|
2013-03-27 03:44:53 +04:00
|
|
|
void (*mode_set)(struct intel_encoder *intel_encoder);
|
2012-06-30 00:40:09 +04:00
|
|
|
void (*disable)(struct intel_encoder *);
|
2012-09-07 00:15:40 +04:00
|
|
|
void (*post_disable)(struct intel_encoder *);
|
2015-07-08 23:45:49 +03:00
|
|
|
void (*post_pll_disable)(struct intel_encoder *);
|
2012-07-02 15:10:34 +04:00
|
|
|
/* Read out the current hw state of this connector, returning true if
|
|
|
|
* the encoder is active. If the encoder is enabled it also set the pipe
|
|
|
|
* it is connected to in the pipe parameter. */
|
|
|
|
bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
|
2013-05-15 04:08:26 +04:00
|
|
|
/* Reconstructs the equivalent mode flags for the current hardware
|
2013-06-12 13:47:24 +04:00
|
|
|
* state. This must be called _after_ display->get_pipe_config has
|
2013-06-28 08:59:06 +04:00
|
|
|
* pre-filled the pipe config. Note that intel_encoder->base.crtc must
|
|
|
|
* be set correctly before calling this function. */
|
2013-05-15 04:08:26 +04:00
|
|
|
void (*get_config)(struct intel_encoder *,
|
2015-01-15 15:55:21 +03:00
|
|
|
struct intel_crtc_state *pipe_config);
|
2014-08-18 15:42:45 +04:00
|
|
|
/*
|
|
|
|
* Called during system suspend after all pending requests for the
|
|
|
|
* encoder are flushed (for example for DP AUX transactions) and
|
|
|
|
* device interrupts are disabled.
|
|
|
|
*/
|
|
|
|
void (*suspend)(struct intel_encoder *);
|
2009-08-24 09:50:24 +04:00
|
|
|
int crtc_mask;
|
2013-02-25 21:06:49 +04:00
|
|
|
enum hpd_pin hpd_pin;
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
};
|
|
|
|
|
2012-10-19 15:51:49 +04:00
|
|
|
struct intel_panel {
|
2012-10-19 15:51:50 +04:00
|
|
|
struct drm_display_mode *fixed_mode;
|
2013-12-10 12:07:36 +04:00
|
|
|
struct drm_display_mode *downclock_mode;
|
2012-10-26 13:03:59 +04:00
|
|
|
int fitting_mode;
|
2013-11-08 18:48:54 +04:00
|
|
|
|
|
|
|
/* backlight */
|
|
|
|
struct {
|
2013-11-08 18:48:55 +04:00
|
|
|
bool present;
|
2013-11-08 18:48:54 +04:00
|
|
|
u32 level;
|
2014-06-24 19:27:40 +04:00
|
|
|
u32 min;
|
2013-11-08 18:48:56 +04:00
|
|
|
u32 max;
|
2013-11-08 18:48:54 +04:00
|
|
|
bool enabled;
|
2013-11-08 18:49:02 +04:00
|
|
|
bool combination_mode; /* gen 2/4 only */
|
|
|
|
bool active_low_pwm;
|
2015-06-26 12:02:10 +03:00
|
|
|
|
|
|
|
/* PWM chip */
|
2015-09-30 20:04:57 +03:00
|
|
|
bool util_pin_active_low; /* bxt+ */
|
|
|
|
u8 controller; /* bxt+ only */
|
2015-06-26 12:02:10 +03:00
|
|
|
struct pwm_device *pwm;
|
|
|
|
|
2013-11-08 18:48:54 +04:00
|
|
|
struct backlight_device *device;
|
2014-08-13 13:10:12 +04:00
|
|
|
|
2015-09-14 14:03:48 +03:00
|
|
|
/* Connector and platform specific backlight functions */
|
|
|
|
int (*setup)(struct intel_connector *connector, enum pipe pipe);
|
|
|
|
uint32_t (*get)(struct intel_connector *connector);
|
|
|
|
void (*set)(struct intel_connector *connector, uint32_t level);
|
|
|
|
void (*disable)(struct intel_connector *connector);
|
|
|
|
void (*enable)(struct intel_connector *connector);
|
|
|
|
uint32_t (*hz_to_pwm)(struct intel_connector *connector,
|
|
|
|
uint32_t hz);
|
|
|
|
void (*power)(struct intel_connector *, bool enable);
|
|
|
|
} backlight;
|
2012-10-19 15:51:49 +04:00
|
|
|
};
|
|
|
|
|
2010-03-30 10:39:28 +04:00
|
|
|
struct intel_connector {
|
|
|
|
struct drm_connector base;
|
drm/i915: stage modeset output changes
This is the core of the new modeset logic.
The current code which is based upon the crtc helper code first
updates all the link of the new display pipeline and then calls the
lower-level set_mode function to execute the required callbacks to get
there. The issue with this approach is that for disabling we need to
know the _current_ display pipe state, not the new one.
Hence we need to stage the new state of the display pipe and only
update it once we have disabled the current configuration and before we
start to update the hw registers with the new configuration.
This patch here just prepares the ground by switching the new output
state computation to these staging pointers. To make it clearer,
rename the old update_output_state function to stage_output_state.
A few peculiarities:
- We're also calling the set_mode function at various places to update
properties. Hence after a successfule modeset we need to stage the
current configuration (for otherwise we might fall back again). This
happens automatically because as part of the (successful) modeset we
need to copy the staged state to the real one. But for the hw
readout code we need to make sure that this happens, too.
- Teach the new staged output state computation code the required
smarts to handle the disabling of outputs. The current code handles
this in a special case, but to better handle global modeset changes
covering more than one crtc, we want to do this all in the same
low-level modeset code.
- The actual modeset code is still a bit ugly and wants to know the new
crtc->enabled state a bit early. Follow-on patches will clean that
up, for now we have to apply the staged output configuration early,
outside of the set_mode functions.
- Improve/add comments in stage_output_state.
Essentially all that is left to do now is move the disabling code into
set_mode and then move the staged state update code also into
set_mode, at the right place between disabling things and calling the
mode_set callbacks for the new configuration.
v2: Disabling a crtc works by passing in a NULL mode or fb, userspace
doesn't hand in the list of connectors. We therefore need to detect
this case manually and tear down all the output links.
v3: Properly update the output staging pointers after having read out
the hw state.
v4: Simplify the code, add more DRM_DEBUG_KMS output and check a few
assumptions with WARN_ON. Essentially all things that I've noticed
while debugging issues in other places of the code.
v4: Correctly disable the old set of connectors when enabling an
already enabled crtc on a new set of crtc. Reported by Paulo Zanoni.
Reviewed-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2012-07-06 00:34:27 +04:00
|
|
|
/*
|
|
|
|
* The fixed encoder this connector is connected to.
|
|
|
|
*/
|
2010-09-09 19:20:55 +04:00
|
|
|
struct intel_encoder *encoder;
|
drm/i915: stage modeset output changes
This is the core of the new modeset logic.
The current code which is based upon the crtc helper code first
updates all the link of the new display pipeline and then calls the
lower-level set_mode function to execute the required callbacks to get
there. The issue with this approach is that for disabling we need to
know the _current_ display pipe state, not the new one.
Hence we need to stage the new state of the display pipe and only
update it once we have disabled the current configuration and before we
start to update the hw registers with the new configuration.
This patch here just prepares the ground by switching the new output
state computation to these staging pointers. To make it clearer,
rename the old update_output_state function to stage_output_state.
A few peculiarities:
- We're also calling the set_mode function at various places to update
properties. Hence after a successfule modeset we need to stage the
current configuration (for otherwise we might fall back again). This
happens automatically because as part of the (successful) modeset we
need to copy the staged state to the real one. But for the hw
readout code we need to make sure that this happens, too.
- Teach the new staged output state computation code the required
smarts to handle the disabling of outputs. The current code handles
this in a special case, but to better handle global modeset changes
covering more than one crtc, we want to do this all in the same
low-level modeset code.
- The actual modeset code is still a bit ugly and wants to know the new
crtc->enabled state a bit early. Follow-on patches will clean that
up, for now we have to apply the staged output configuration early,
outside of the set_mode functions.
- Improve/add comments in stage_output_state.
Essentially all that is left to do now is move the disabling code into
set_mode and then move the staged state update code also into
set_mode, at the right place between disabling things and calling the
mode_set callbacks for the new configuration.
v2: Disabling a crtc works by passing in a NULL mode or fb, userspace
doesn't hand in the list of connectors. We therefore need to detect
this case manually and tear down all the output links.
v3: Properly update the output staging pointers after having read out
the hw state.
v4: Simplify the code, add more DRM_DEBUG_KMS output and check a few
assumptions with WARN_ON. Essentially all things that I've noticed
while debugging issues in other places of the code.
v4: Correctly disable the old set of connectors when enabling an
already enabled crtc on a new set of crtc. Reported by Paulo Zanoni.
Reviewed-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2012-07-06 00:34:27 +04:00
|
|
|
|
2012-07-02 15:10:34 +04:00
|
|
|
/* Reads out the current hw, returning true if the connector is enabled
|
|
|
|
* and active (i.e. dpms ON state). */
|
|
|
|
bool (*get_hw_state)(struct intel_connector *);
|
2012-10-19 15:51:49 +04:00
|
|
|
|
2014-02-11 19:12:48 +04:00
|
|
|
/*
|
|
|
|
* Removes all interfaces through which the connector is accessible
|
|
|
|
* - like sysfs, debugfs entries -, so that no new operations can be
|
|
|
|
* started on the connector. Also makes sure all currently pending
|
|
|
|
* operations finish before returing.
|
|
|
|
*/
|
|
|
|
void (*unregister)(struct intel_connector *);
|
|
|
|
|
2012-10-19 15:51:49 +04:00
|
|
|
/* Panel info for eDP and LVDS */
|
|
|
|
struct intel_panel panel;
|
2012-10-19 15:51:52 +04:00
|
|
|
|
|
|
|
/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
|
|
|
|
struct edid *edid;
|
2014-09-02 23:04:00 +04:00
|
|
|
struct edid *detect_edid;
|
2013-04-16 15:36:55 +04:00
|
|
|
|
|
|
|
/* since POLL and HPD connectors may use the same HPD line keep the native
|
|
|
|
state of connector->polled in case hotplug storm detection changes it */
|
|
|
|
u8 polled;
|
2014-05-02 08:02:48 +04:00
|
|
|
|
|
|
|
void *port; /* store this opaque as its illegal to dereference it */
|
|
|
|
|
|
|
|
struct intel_dp *mst_port;
|
2010-03-30 10:39:28 +04:00
|
|
|
};
|
|
|
|
|
2013-04-19 15:36:51 +04:00
|
|
|
typedef struct dpll {
|
|
|
|
/* given values */
|
|
|
|
int n;
|
|
|
|
int m1, m2;
|
|
|
|
int p1, p2;
|
|
|
|
/* derived values */
|
|
|
|
int dot;
|
|
|
|
int vco;
|
|
|
|
int m;
|
|
|
|
int p;
|
|
|
|
} intel_clock_t;
|
|
|
|
|
2015-06-04 11:21:28 +03:00
|
|
|
struct intel_atomic_state {
|
|
|
|
struct drm_atomic_state base;
|
|
|
|
|
2015-06-15 13:33:56 +03:00
|
|
|
unsigned int cdclk;
|
2015-12-10 14:33:57 +03:00
|
|
|
|
2015-12-03 16:31:06 +03:00
|
|
|
/*
|
|
|
|
* Calculated device cdclk, can be different from cdclk
|
|
|
|
* only when all crtc's are DPMS off.
|
|
|
|
*/
|
|
|
|
unsigned int dev_cdclk;
|
|
|
|
|
2015-12-10 14:33:57 +03:00
|
|
|
bool dpll_set, modeset;
|
|
|
|
|
|
|
|
unsigned int active_crtcs;
|
|
|
|
unsigned int min_pixclk[I915_MAX_PIPES];
|
|
|
|
|
2015-06-04 11:21:28 +03:00
|
|
|
struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
|
2015-09-25 01:53:18 +03:00
|
|
|
struct intel_wm_config wm_config;
|
drm/i915: Add two-stage ILK-style watermark programming (v11)
In addition to calculating final watermarks, let's also pre-calculate a
set of intermediate watermark values at atomic check time. These
intermediate watermarks are a combination of the watermarks for the old
state and the new state; they should satisfy the requirements of both
states which means they can be programmed immediately when we commit the
atomic state (without waiting for a vblank). Once the vblank does
happen, we can then re-program watermarks to the more optimal final
value.
v2: Significant rebasing/rewriting.
v3:
- Move 'need_postvbl_update' flag to CRTC state (Daniel)
- Don't forget to check intermediate watermark values for validity
(Maarten)
- Don't due async watermark optimization; just do it at the end of the
atomic transaction, after waiting for vblanks. We do want it to be
async eventually, but adding that now will cause more trouble for
Maarten's in-progress work. (Maarten)
- Don't allocate space in crtc_state for intermediate watermarks on
platforms that don't need it (gen9+).
- Move WaCxSRDisabledForSpriteScaling:ivb into intel_begin_crtc_commit
now that ilk_update_wm is gone.
v4:
- Add a wm_mutex to cover updates to intel_crtc->active and the
need_postvbl_update flag. Since we don't have async yet it isn't
terribly important yet, but might as well add it now.
- Change interface to program watermarks. Platforms will now expose
.initial_watermarks() and .optimize_watermarks() functions to do
watermark programming. These should lock wm_mutex, copy the
appropriate state values into intel_crtc->active, and then call
the internal program watermarks function.
v5:
- Skip intermediate watermark calculation/check during initial hardware
readout since we don't trust the existing HW values (and don't have
valid values of our own yet).
- Don't try to call .optimize_watermarks() on platforms that don't have
atomic watermarks yet. (Maarten)
v6:
- Rebase
v7:
- Further rebase
v8:
- A few minor indentation and line length fixes
v9:
- Yet another rebase since Maarten's patches reworked a bunch of the
code (wm_pre, wm_post, etc.) that this was previously based on.
v10:
- Move wm_mutex to dev_priv to protect against racing commits against
disjoint CRTC sets. (Maarten)
- Drop unnecessary clearing of cstate->wm.need_postvbl_update (Maarten)
v11:
- Now that we've moved to atomic watermark updates, make sure we call
the proper function to program watermarks in
{ironlake,haswell}_crtc_enable(); the failure to do so on the
previous patch iteration led to us not actually programming the
watermarks before turning on the CRTC, which was the cause of the
underruns that the CI system was seeing.
- Fix inverted logic for determining when to optimize watermarks. We
were needlessly optimizing when the intermediate/optimal values were
the same (harmless), but not actually optimizing when they differed
(also harmless, but wasteful from a power/bandwidth perspective).
Cc: Maarten Lankhorst <maarten.lankhorst@linux.intel.com>
Signed-off-by: Matt Roper <matthew.d.roper@intel.com>
Reviewed-by: Maarten Lankhorst <maarten.lankhorst@linux.intel.com>
Link: http://patchwork.freedesktop.org/patch/msgid/1456276813-5689-1-git-send-email-matthew.d.roper@intel.com
2016-02-24 04:20:13 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Current watermarks can't be trusted during hardware readout, so
|
|
|
|
* don't bother calculating intermediate watermarks.
|
|
|
|
*/
|
|
|
|
bool skip_intermediate_wm;
|
2015-06-04 11:21:28 +03:00
|
|
|
};
|
|
|
|
|
2014-09-06 00:04:46 +04:00
|
|
|
struct intel_plane_state {
|
2014-12-02 02:40:13 +03:00
|
|
|
struct drm_plane_state base;
|
2014-09-06 00:04:46 +04:00
|
|
|
struct drm_rect src;
|
|
|
|
struct drm_rect dst;
|
|
|
|
struct drm_rect clip;
|
|
|
|
bool visible;
|
2014-12-24 18:59:06 +03:00
|
|
|
|
2015-04-08 01:28:36 +03:00
|
|
|
/*
|
|
|
|
* scaler_id
|
|
|
|
* = -1 : not using a scaler
|
|
|
|
* >= 0 : using a scalers
|
|
|
|
*
|
|
|
|
* plane requiring a scaler:
|
|
|
|
* - During check_plane, its bit is set in
|
|
|
|
* crtc_state->scaler_state.scaler_users by calling helper function
|
2015-06-22 10:50:32 +03:00
|
|
|
* update_scaler_plane.
|
2015-04-08 01:28:36 +03:00
|
|
|
* - scaler_id indicates the scaler it got assigned.
|
|
|
|
*
|
|
|
|
* plane doesn't require a scaler:
|
|
|
|
* - this can happen when scaling is no more required or plane simply
|
|
|
|
* got disabled.
|
|
|
|
* - During check_plane, corresponding bit is reset in
|
|
|
|
* crtc_state->scaler_state.scaler_users by calling helper function
|
2015-06-22 10:50:32 +03:00
|
|
|
* update_scaler_plane.
|
2015-04-08 01:28:36 +03:00
|
|
|
*/
|
|
|
|
int scaler_id;
|
2015-06-15 13:33:54 +03:00
|
|
|
|
|
|
|
struct drm_intel_sprite_colorkey ckey;
|
2015-08-18 14:40:06 +03:00
|
|
|
|
|
|
|
/* async flip related structures */
|
|
|
|
struct drm_i915_gem_request *wait_req;
|
2014-09-06 00:04:46 +04:00
|
|
|
};
|
|
|
|
|
2015-01-20 15:51:52 +03:00
|
|
|
struct intel_initial_plane_config {
|
2015-02-05 20:22:18 +03:00
|
|
|
struct intel_framebuffer *fb;
|
2015-01-20 15:51:44 +03:00
|
|
|
unsigned int tiling;
|
2014-03-07 20:57:48 +04:00
|
|
|
int size;
|
|
|
|
u32 base;
|
|
|
|
};
|
|
|
|
|
2015-04-08 01:28:36 +03:00
|
|
|
#define SKL_MIN_SRC_W 8
|
|
|
|
#define SKL_MAX_SRC_W 4096
|
|
|
|
#define SKL_MIN_SRC_H 8
|
2015-04-27 23:48:39 +03:00
|
|
|
#define SKL_MAX_SRC_H 4096
|
2015-04-08 01:28:36 +03:00
|
|
|
#define SKL_MIN_DST_W 8
|
|
|
|
#define SKL_MAX_DST_W 4096
|
|
|
|
#define SKL_MIN_DST_H 8
|
2015-04-27 23:48:39 +03:00
|
|
|
#define SKL_MAX_DST_H 4096
|
2015-04-08 01:28:36 +03:00
|
|
|
|
|
|
|
struct intel_scaler {
|
|
|
|
int in_use;
|
|
|
|
uint32_t mode;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct intel_crtc_scaler_state {
|
|
|
|
#define SKL_NUM_SCALERS 2
|
|
|
|
struct intel_scaler scalers[SKL_NUM_SCALERS];
|
|
|
|
|
|
|
|
/*
|
|
|
|
* scaler_users: keeps track of users requesting scalers on this crtc.
|
|
|
|
*
|
|
|
|
* If a bit is set, a user is using a scaler.
|
|
|
|
* Here user can be a plane or crtc as defined below:
|
|
|
|
* bits 0-30 - plane (bit position is index from drm_plane_index)
|
|
|
|
* bit 31 - crtc
|
|
|
|
*
|
|
|
|
* Instead of creating a new index to cover planes and crtc, using
|
|
|
|
* existing drm_plane_index for planes which is well less than 31
|
|
|
|
* planes and bit 31 for crtc. This should be fine to cover all
|
|
|
|
* our platforms.
|
|
|
|
*
|
|
|
|
* intel_atomic_setup_scalers will setup available scalers to users
|
|
|
|
* requesting scalers. It will gracefully fail if request exceeds
|
|
|
|
* avilability.
|
|
|
|
*/
|
|
|
|
#define SKL_CRTC_INDEX 31
|
|
|
|
unsigned scaler_users;
|
|
|
|
|
|
|
|
/* scaler used by crtc for panel fitting purpose */
|
|
|
|
int scaler_id;
|
|
|
|
};
|
|
|
|
|
2015-07-15 15:15:51 +03:00
|
|
|
/* drm_mode->private_flags */
|
|
|
|
#define I915_MODE_FLAG_INHERITED 1
|
|
|
|
|
2015-09-25 01:53:15 +03:00
|
|
|
struct intel_pipe_wm {
|
|
|
|
struct intel_wm_level wm[5];
|
2016-03-08 12:57:16 +03:00
|
|
|
struct intel_wm_level raw_wm[5];
|
2015-09-25 01:53:15 +03:00
|
|
|
uint32_t linetime;
|
|
|
|
bool fbc_wm_enabled;
|
|
|
|
bool pipe_enabled;
|
|
|
|
bool sprites_enabled;
|
|
|
|
bool sprites_scaled;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct skl_pipe_wm {
|
|
|
|
struct skl_wm_level wm[8];
|
|
|
|
struct skl_wm_level trans_wm;
|
|
|
|
uint32_t linetime;
|
|
|
|
};
|
|
|
|
|
2015-01-15 15:55:21 +03:00
|
|
|
struct intel_crtc_state {
|
2015-01-15 15:55:22 +03:00
|
|
|
struct drm_crtc_state base;
|
|
|
|
|
2013-06-06 16:55:52 +04:00
|
|
|
/**
|
|
|
|
* quirks - bitfield with hw state readout quirks
|
|
|
|
*
|
|
|
|
* For various reasons the hw state readout code might not be able to
|
|
|
|
* completely faithfully read out the current state. These cases are
|
|
|
|
* tracked with quirk flags so that fastboot and state checker can act
|
|
|
|
* accordingly.
|
|
|
|
*/
|
2014-04-13 14:00:33 +04:00
|
|
|
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
|
2013-06-06 16:55:52 +04:00
|
|
|
unsigned long quirks;
|
|
|
|
|
2016-03-09 12:35:44 +03:00
|
|
|
unsigned fb_bits; /* framebuffers to flip */
|
2015-11-19 18:07:14 +03:00
|
|
|
bool update_pipe; /* can a fast modeset be performed? */
|
|
|
|
bool disable_cxsr;
|
2016-03-09 20:07:25 +03:00
|
|
|
bool update_wm_pre, update_wm_post; /* watermarks are updated */
|
2016-02-24 13:24:26 +03:00
|
|
|
bool fb_changed; /* fb on any of the planes is changed */
|
2015-08-27 16:44:05 +03:00
|
|
|
|
2013-09-04 19:25:28 +04:00
|
|
|
/* Pipe source size (ie. panel fitter input size)
|
|
|
|
* All planes will be positioned inside this space,
|
|
|
|
* and get clipped at the edges. */
|
|
|
|
int pipe_src_w, pipe_src_h;
|
|
|
|
|
2013-03-27 03:44:55 +04:00
|
|
|
/* Whether to set up the PCH/FDI. Note that we never allow sharing
|
|
|
|
* between pch encoders and cpu encoders. */
|
|
|
|
bool has_pch_encoder;
|
2013-03-27 03:44:56 +04:00
|
|
|
|
2014-11-06 01:26:08 +03:00
|
|
|
/* Are we sending infoframes on the attached port */
|
|
|
|
bool has_infoframe;
|
|
|
|
|
2013-04-17 22:15:07 +04:00
|
|
|
/* CPU Transcoder for the pipe. Currently this can only differ from the
|
2016-03-18 18:05:42 +03:00
|
|
|
* pipe on Haswell and later (where we have a special eDP transcoder)
|
|
|
|
* and Broxton (where we have special DSI transcoders). */
|
2013-04-17 22:15:07 +04:00
|
|
|
enum transcoder cpu_transcoder;
|
|
|
|
|
2013-03-27 03:44:56 +04:00
|
|
|
/*
|
|
|
|
* Use reduced/limited/broadcast rbg range, compressing from the full
|
|
|
|
* range fed into the crtcs.
|
|
|
|
*/
|
|
|
|
bool limited_color_range;
|
|
|
|
|
2013-04-03 01:42:31 +04:00
|
|
|
/* DP has a bunch of special case unfortunately, so mark the pipe
|
|
|
|
* accordingly. */
|
|
|
|
bool has_dp_encoder;
|
2013-04-25 19:54:44 +04:00
|
|
|
|
2015-11-27 13:21:46 +03:00
|
|
|
/* DSI has special cases */
|
|
|
|
bool has_dsi_encoder;
|
|
|
|
|
2014-04-25 01:54:47 +04:00
|
|
|
/* Whether we should send NULL infoframes. Required for audio. */
|
|
|
|
bool has_hdmi_sink;
|
|
|
|
|
2014-04-25 01:54:52 +04:00
|
|
|
/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
|
|
|
|
* has_dp_encoder is set. */
|
|
|
|
bool has_audio;
|
|
|
|
|
2013-04-25 19:54:44 +04:00
|
|
|
/*
|
|
|
|
* Enable dithering, used when the selected pipe bpp doesn't match the
|
|
|
|
* plane bpp.
|
|
|
|
*/
|
2013-03-27 03:44:57 +04:00
|
|
|
bool dither;
|
2013-03-28 13:42:02 +04:00
|
|
|
|
|
|
|
/* Controls for the clock computation, to override various stages. */
|
|
|
|
bool clock_set;
|
|
|
|
|
2013-04-30 16:01:45 +04:00
|
|
|
/* SDVO TV has a bunch of special case. To make multifunction encoders
|
|
|
|
* work correctly, we need to track this at runtime.*/
|
|
|
|
bool sdvo_tv_clock;
|
|
|
|
|
drm/i915: implement fdi auto-dithering
So on a bunch of setups we only have 2 fdi lanes available, e.g. hsw
VGA or 3 pipes on ivb. And seemingly a lot of modes don't quite fit
into this, among them the default 1080p mode.
The solution is to dither down the pipe a bit so that everything fits,
which this patch implements.
But ports compute their state under the assumption that the bpp they
pick will be the one selected, e.g. the display port bw computations
won't work otherwise. Now we could adjust our code to again up-dither
to the computed DP link parameters, but that's pointless.
So instead when the pipe needs to adjust parameters we need to retry
the pipe_config computation at the encoder stage. Furthermore we need
to inform encoders that they should not increase bandwidth
requirements if possible. This is required for the hdmi code, which
prefers the pipe to up-dither to either of the two possible hdmi bpc
values.
LVDS has a similar requirement, although that's probably only
theoretical in nature: It's unlikely that we'll ever see an 8bpc
high-res lvds panel (which is required to hit the 2 fdi lane limit).
eDP is the only thing which could increase the pipe_bpp setting again,
even when in the retry-loop. This could hit the WARN. Two reasons for
not bothering:
- On many eDP panels we'll get a black screen if the bpp settings
don't match vbt. So failing the modeset is the right thing to do.
But since that also means it's the only way to light up the panel,
it should work. So we shouldn't be able to hit this WARN.
- There are still opens around the eDP panel handling, and maybe we
need additional tricks. Before that happens it's imo no use trying
to be too clever.
Worst case we just need to kill that WARN or maybe fail the compute
config stage if the eDP connector can't get the bpp setting it wants.
And since this can only happen with an fdi link in between and so for
pch eDP panels it's rather unlikely to blow up, if ever.
v2: Rebased on top of a bikeshed from Paulo.
v3: Improve commit message around eDP handling with the stuff
things with Imre.
Reviewed-by: Imre Deak <imre.deak@intel.com>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2013-02-21 03:00:16 +04:00
|
|
|
/*
|
|
|
|
* crtc bandwidth limit, don't increase pipe bpp or clock if not really
|
|
|
|
* required. This is set in the 2nd loop of calling encoder's
|
|
|
|
* ->compute_config if the first pick doesn't work out.
|
|
|
|
*/
|
|
|
|
bool bw_constrained;
|
|
|
|
|
2013-03-28 13:42:02 +04:00
|
|
|
/* Settings for the intel dpll used on pretty much everything but
|
|
|
|
* haswell. */
|
2013-04-19 15:36:51 +04:00
|
|
|
struct dpll dpll;
|
2013-03-28 13:42:02 +04:00
|
|
|
|
2016-03-08 18:46:18 +03:00
|
|
|
/* Selected dpll when shared or NULL. */
|
|
|
|
struct intel_shared_dpll *shared_dpll;
|
2013-06-08 01:10:32 +04:00
|
|
|
|
2014-11-13 17:55:17 +03:00
|
|
|
/*
|
|
|
|
* - PORT_CLK_SEL for DDI ports on HSW/BDW.
|
|
|
|
* - enum skl_dpll on SKL
|
|
|
|
*/
|
2014-06-25 23:01:54 +04:00
|
|
|
uint32_t ddi_pll_sel;
|
|
|
|
|
2013-06-05 15:34:20 +04:00
|
|
|
/* Actual register state of the dpll, for shared dpll cross-checking. */
|
|
|
|
struct intel_dpll_hw_state dpll_hw_state;
|
|
|
|
|
2016-04-12 22:14:35 +03:00
|
|
|
/* DSI PLL registers */
|
|
|
|
struct {
|
|
|
|
u32 ctrl, div;
|
|
|
|
} dsi_pll;
|
|
|
|
|
2013-03-27 03:44:57 +04:00
|
|
|
int pipe_bpp;
|
drm/i915: clear up the fdi/dp set_m_n confusion
There's a rather decent confusion going on around transcoder m_n
values. So let's clarify:
- All dp encoders need this, either on the pch transcoder if it's a
pch port, or on the cpu transcoder/pipe if it's a cpu port.
- fdi links need to have the right m_n values for the fdi link set in
the cpu transcoder.
To handle the pch vs transcoder stuff a bit better, extract transcoder
set_m_n helpers. To make them simpler, set intel_crtc->cpu_transcoder
als in ironlake_crtc_mode_set, so that gen5+ (where the cpu m_n
registers are all at the same offset) can use it.
Haswell modeset is decently confused about dp vs. edp vs. fdi. dp vs.
edp works exactly the same as dp (since there's no pch dp any more),
so use that as a check. And only set up the fdi m_n values if we
really have a pch encoder present (which means we have a VGA encoder).
On ilk+ we've called ironlake_set_m_n both for cpu_edp and for pch
encoders. Now that dp_set_m_n handles all dp links (thanks to the
pch encoder check), we can ditch the cpu_edp stuff from the
fdi_set_m_n function.
Since the dp_m_n values are not readily available, we need to
carefully coax the edp values out of the encoder. Hence we can't (yet)
kill this superflous complexity.
v2: Rebase on top of the ivb fdi B/C check patch - we need to properly
clear intel_crtc->fdi_lane, otherwise those checks will misfire.
v3: Rebased on top of a s/IS_HASWELL/HAS_DDI/ patch from Paulo Zanoni.
v4: Drop the addition of has_dp_encoder, it's in the wrong patch (Jesse).
Reviewed-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2013-04-03 01:38:10 +04:00
|
|
|
struct intel_link_m_n dp_m_n;
|
2013-06-01 19:16:21 +04:00
|
|
|
|
2014-04-05 10:43:28 +04:00
|
|
|
/* m2_n2 for eDP downclock */
|
|
|
|
struct intel_link_m_n dp_m2_n2;
|
2014-08-05 18:51:22 +04:00
|
|
|
bool has_drrs;
|
2014-04-05 10:43:28 +04:00
|
|
|
|
2013-06-01 19:16:21 +04:00
|
|
|
/*
|
|
|
|
* Frequence the dpll for the port should run at. Differs from the
|
2013-09-07 00:28:59 +04:00
|
|
|
* adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
|
|
|
|
* already multiplied by pixel_multiplier.
|
2013-03-28 13:41:58 +04:00
|
|
|
*/
|
2013-06-01 19:16:21 +04:00
|
|
|
int port_clock;
|
|
|
|
|
2013-03-27 03:44:53 +04:00
|
|
|
/* Used by SDVO (and if we ever fix it, HDMI). */
|
|
|
|
unsigned pixel_multiplier;
|
2013-04-25 23:55:01 +04:00
|
|
|
|
2015-07-06 16:39:15 +03:00
|
|
|
uint8_t lane_count;
|
|
|
|
|
2013-04-25 23:55:01 +04:00
|
|
|
/* Panel fitter controls for gen2-gen4 + VLV */
|
2013-04-25 23:55:02 +04:00
|
|
|
struct {
|
|
|
|
u32 control;
|
|
|
|
u32 pgm_ratios;
|
2013-04-26 00:52:16 +04:00
|
|
|
u32 lvds_border_bits;
|
2013-04-25 23:55:02 +04:00
|
|
|
} gmch_pfit;
|
|
|
|
|
|
|
|
/* Panel fitter placement and size for Ironlake+ */
|
|
|
|
struct {
|
|
|
|
u32 pos;
|
|
|
|
u32 size;
|
2013-08-27 20:04:17 +04:00
|
|
|
bool enabled;
|
2014-05-29 16:10:22 +04:00
|
|
|
bool force_thru;
|
2013-04-25 23:55:02 +04:00
|
|
|
} pch_pfit;
|
2013-02-13 21:04:45 +04:00
|
|
|
|
2013-02-14 19:54:22 +04:00
|
|
|
/* FDI configuration, only valid if has_pch_encoder is set. */
|
2013-02-13 21:04:45 +04:00
|
|
|
int fdi_lanes;
|
2013-02-14 19:54:22 +04:00
|
|
|
struct intel_link_m_n fdi_m_n;
|
2013-05-31 23:33:22 +04:00
|
|
|
|
|
|
|
bool ips_enabled;
|
2013-09-04 19:30:02 +04:00
|
|
|
|
2016-01-19 16:35:50 +03:00
|
|
|
bool enable_fbc;
|
|
|
|
|
2013-09-04 19:30:02 +04:00
|
|
|
bool double_wide;
|
2014-05-02 08:02:48 +04:00
|
|
|
|
|
|
|
bool dp_encoder_is_mst;
|
|
|
|
int pbn;
|
2015-04-08 01:28:36 +03:00
|
|
|
|
|
|
|
struct intel_crtc_scaler_state scaler_state;
|
2015-06-01 13:50:09 +03:00
|
|
|
|
|
|
|
/* w/a for waiting 2 vblanks during crtc enable */
|
|
|
|
enum pipe hsw_workaround_pipe;
|
2015-09-25 01:53:12 +03:00
|
|
|
|
|
|
|
/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
|
|
|
|
bool disable_lp_wm;
|
2015-09-25 01:53:15 +03:00
|
|
|
|
|
|
|
struct {
|
|
|
|
/*
|
drm/i915: Add two-stage ILK-style watermark programming (v11)
In addition to calculating final watermarks, let's also pre-calculate a
set of intermediate watermark values at atomic check time. These
intermediate watermarks are a combination of the watermarks for the old
state and the new state; they should satisfy the requirements of both
states which means they can be programmed immediately when we commit the
atomic state (without waiting for a vblank). Once the vblank does
happen, we can then re-program watermarks to the more optimal final
value.
v2: Significant rebasing/rewriting.
v3:
- Move 'need_postvbl_update' flag to CRTC state (Daniel)
- Don't forget to check intermediate watermark values for validity
(Maarten)
- Don't due async watermark optimization; just do it at the end of the
atomic transaction, after waiting for vblanks. We do want it to be
async eventually, but adding that now will cause more trouble for
Maarten's in-progress work. (Maarten)
- Don't allocate space in crtc_state for intermediate watermarks on
platforms that don't need it (gen9+).
- Move WaCxSRDisabledForSpriteScaling:ivb into intel_begin_crtc_commit
now that ilk_update_wm is gone.
v4:
- Add a wm_mutex to cover updates to intel_crtc->active and the
need_postvbl_update flag. Since we don't have async yet it isn't
terribly important yet, but might as well add it now.
- Change interface to program watermarks. Platforms will now expose
.initial_watermarks() and .optimize_watermarks() functions to do
watermark programming. These should lock wm_mutex, copy the
appropriate state values into intel_crtc->active, and then call
the internal program watermarks function.
v5:
- Skip intermediate watermark calculation/check during initial hardware
readout since we don't trust the existing HW values (and don't have
valid values of our own yet).
- Don't try to call .optimize_watermarks() on platforms that don't have
atomic watermarks yet. (Maarten)
v6:
- Rebase
v7:
- Further rebase
v8:
- A few minor indentation and line length fixes
v9:
- Yet another rebase since Maarten's patches reworked a bunch of the
code (wm_pre, wm_post, etc.) that this was previously based on.
v10:
- Move wm_mutex to dev_priv to protect against racing commits against
disjoint CRTC sets. (Maarten)
- Drop unnecessary clearing of cstate->wm.need_postvbl_update (Maarten)
v11:
- Now that we've moved to atomic watermark updates, make sure we call
the proper function to program watermarks in
{ironlake,haswell}_crtc_enable(); the failure to do so on the
previous patch iteration led to us not actually programming the
watermarks before turning on the CRTC, which was the cause of the
underruns that the CI system was seeing.
- Fix inverted logic for determining when to optimize watermarks. We
were needlessly optimizing when the intermediate/optimal values were
the same (harmless), but not actually optimizing when they differed
(also harmless, but wasteful from a power/bandwidth perspective).
Cc: Maarten Lankhorst <maarten.lankhorst@linux.intel.com>
Signed-off-by: Matt Roper <matthew.d.roper@intel.com>
Reviewed-by: Maarten Lankhorst <maarten.lankhorst@linux.intel.com>
Link: http://patchwork.freedesktop.org/patch/msgid/1456276813-5689-1-git-send-email-matthew.d.roper@intel.com
2016-02-24 04:20:13 +03:00
|
|
|
* Optimal watermarks, programmed post-vblank when this state
|
|
|
|
* is committed.
|
2015-09-25 01:53:15 +03:00
|
|
|
*/
|
|
|
|
union {
|
|
|
|
struct intel_pipe_wm ilk;
|
|
|
|
struct skl_pipe_wm skl;
|
|
|
|
} optimal;
|
drm/i915: Add two-stage ILK-style watermark programming (v11)
In addition to calculating final watermarks, let's also pre-calculate a
set of intermediate watermark values at atomic check time. These
intermediate watermarks are a combination of the watermarks for the old
state and the new state; they should satisfy the requirements of both
states which means they can be programmed immediately when we commit the
atomic state (without waiting for a vblank). Once the vblank does
happen, we can then re-program watermarks to the more optimal final
value.
v2: Significant rebasing/rewriting.
v3:
- Move 'need_postvbl_update' flag to CRTC state (Daniel)
- Don't forget to check intermediate watermark values for validity
(Maarten)
- Don't due async watermark optimization; just do it at the end of the
atomic transaction, after waiting for vblanks. We do want it to be
async eventually, but adding that now will cause more trouble for
Maarten's in-progress work. (Maarten)
- Don't allocate space in crtc_state for intermediate watermarks on
platforms that don't need it (gen9+).
- Move WaCxSRDisabledForSpriteScaling:ivb into intel_begin_crtc_commit
now that ilk_update_wm is gone.
v4:
- Add a wm_mutex to cover updates to intel_crtc->active and the
need_postvbl_update flag. Since we don't have async yet it isn't
terribly important yet, but might as well add it now.
- Change interface to program watermarks. Platforms will now expose
.initial_watermarks() and .optimize_watermarks() functions to do
watermark programming. These should lock wm_mutex, copy the
appropriate state values into intel_crtc->active, and then call
the internal program watermarks function.
v5:
- Skip intermediate watermark calculation/check during initial hardware
readout since we don't trust the existing HW values (and don't have
valid values of our own yet).
- Don't try to call .optimize_watermarks() on platforms that don't have
atomic watermarks yet. (Maarten)
v6:
- Rebase
v7:
- Further rebase
v8:
- A few minor indentation and line length fixes
v9:
- Yet another rebase since Maarten's patches reworked a bunch of the
code (wm_pre, wm_post, etc.) that this was previously based on.
v10:
- Move wm_mutex to dev_priv to protect against racing commits against
disjoint CRTC sets. (Maarten)
- Drop unnecessary clearing of cstate->wm.need_postvbl_update (Maarten)
v11:
- Now that we've moved to atomic watermark updates, make sure we call
the proper function to program watermarks in
{ironlake,haswell}_crtc_enable(); the failure to do so on the
previous patch iteration led to us not actually programming the
watermarks before turning on the CRTC, which was the cause of the
underruns that the CI system was seeing.
- Fix inverted logic for determining when to optimize watermarks. We
were needlessly optimizing when the intermediate/optimal values were
the same (harmless), but not actually optimizing when they differed
(also harmless, but wasteful from a power/bandwidth perspective).
Cc: Maarten Lankhorst <maarten.lankhorst@linux.intel.com>
Signed-off-by: Matt Roper <matthew.d.roper@intel.com>
Reviewed-by: Maarten Lankhorst <maarten.lankhorst@linux.intel.com>
Link: http://patchwork.freedesktop.org/patch/msgid/1456276813-5689-1-git-send-email-matthew.d.roper@intel.com
2016-02-24 04:20:13 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Intermediate watermarks; these can be programmed immediately
|
|
|
|
* since they satisfy both the current configuration we're
|
|
|
|
* switching away from and the new configuration we're switching
|
|
|
|
* to.
|
|
|
|
*/
|
|
|
|
struct intel_pipe_wm intermediate;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Platforms with two-step watermark programming will need to
|
|
|
|
* update watermark programming post-vblank to switch from the
|
|
|
|
* safe intermediate watermarks to the optimal final
|
|
|
|
* watermarks.
|
|
|
|
*/
|
|
|
|
bool need_postvbl_update;
|
2015-09-25 01:53:15 +03:00
|
|
|
} wm;
|
2016-03-16 13:57:15 +03:00
|
|
|
|
|
|
|
/* Gamma mode programmed on the pipe */
|
|
|
|
uint32_t gamma_mode;
|
2013-03-27 03:44:50 +04:00
|
|
|
};
|
|
|
|
|
2015-06-24 22:00:04 +03:00
|
|
|
struct vlv_wm_state {
|
|
|
|
struct vlv_pipe_wm wm[3];
|
|
|
|
struct vlv_sr_wm sr[3];
|
|
|
|
uint8_t num_active_planes;
|
|
|
|
uint8_t num_levels;
|
|
|
|
uint8_t level;
|
|
|
|
bool cxsr;
|
|
|
|
};
|
|
|
|
|
drm/i915: Replaced Blitter ring based flips with MMIO flips
This patch enables the framework for using MMIO based flip calls,
in contrast with the CS based flip calls which are being used currently.
MMIO based flip calls can be enabled on architectures where
Render and Blitter engines reside in different power wells. The
decision to use MMIO flips can be made based on workloads to give
100% residency for Media power well.
v2: The MMIO flips now use the interrupt driven mechanism for issuing the
flips when target seqno is reached. (Incorporating Ville's idea)
v3: Rebasing on latest code. Code restructuring after incorporating
Damien's comments
v4: Addressing Ville's review comments
-general cleanup
-updating only base addr instead of calling update_primary_plane
-extending patch for gen5+ platforms
v5: Addressed Ville's review comments
-Making mmio flip vs cs flip selection based on module parameter
-Adding check for DRIVER_MODESET feature in notify_ring before calling
notify mmio flip.
-Other changes mostly in function arguments
v6: -Having a seperate function to check condition for using mmio flips (Ville)
-propogating error code from i915_gem_check_olr (Ville)
v7: -Adding __must_check with i915_gem_check_olr (Chris)
-Renaming mmio_flip_data to mmio_flip (Chris)
-Rebasing on latest nightly
v8: -Rebasing on latest code
-squash 3rd patch in series(mmio setbase vs page flip race) with this patch
-Added new tiling mode update in intel_do_mmio_flip (Chris)
v9: -check for obj->last_write_seqno being 0 instead of obj->ring being NULL in
intel_postpone_flip, as this is a more restrictive condition (Chris)
v10: -Applied Chris's suggestions for squashing patches 2,3 into this patch.
These patches make the selection of CS vs MMIO flip at the page flip time, and
make the module parameter for using mmio flips as tristate, the states being
'force CS flips', 'force mmio flips', 'driver discretion'.
Changed the logic for driver discretion (Chris)
v11: Minor code cleanup(better readability, fixing whitespace errors, using
lockdep to check mutex locked status in postpone_flip, removal of __must_check
in function definition) (Chris)
Reviewed-by: Chris Wilson <chris@chris-wilson.co.uk>
Signed-off-by: Sourab Gupta <sourab.gupta@intel.com>
Signed-off-by: Akash Goel <akash.goel@intel.com>
Tested-by: Chris Wilson <chris@chris-wilson.co.uk> # snb, ivb
[danvet: Fix up parameter alignement checkpatch spotted.]
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2014-06-02 15:17:17 +04:00
|
|
|
struct intel_mmio_flip {
|
2014-10-28 16:10:14 +03:00
|
|
|
struct work_struct work;
|
2015-04-27 15:41:21 +03:00
|
|
|
struct drm_i915_private *i915;
|
2015-05-21 15:21:25 +03:00
|
|
|
struct drm_i915_gem_request *req;
|
2015-04-27 15:41:16 +03:00
|
|
|
struct intel_crtc *crtc;
|
2015-10-20 18:20:21 +03:00
|
|
|
unsigned int rotation;
|
drm/i915: Replaced Blitter ring based flips with MMIO flips
This patch enables the framework for using MMIO based flip calls,
in contrast with the CS based flip calls which are being used currently.
MMIO based flip calls can be enabled on architectures where
Render and Blitter engines reside in different power wells. The
decision to use MMIO flips can be made based on workloads to give
100% residency for Media power well.
v2: The MMIO flips now use the interrupt driven mechanism for issuing the
flips when target seqno is reached. (Incorporating Ville's idea)
v3: Rebasing on latest code. Code restructuring after incorporating
Damien's comments
v4: Addressing Ville's review comments
-general cleanup
-updating only base addr instead of calling update_primary_plane
-extending patch for gen5+ platforms
v5: Addressed Ville's review comments
-Making mmio flip vs cs flip selection based on module parameter
-Adding check for DRIVER_MODESET feature in notify_ring before calling
notify mmio flip.
-Other changes mostly in function arguments
v6: -Having a seperate function to check condition for using mmio flips (Ville)
-propogating error code from i915_gem_check_olr (Ville)
v7: -Adding __must_check with i915_gem_check_olr (Chris)
-Renaming mmio_flip_data to mmio_flip (Chris)
-Rebasing on latest nightly
v8: -Rebasing on latest code
-squash 3rd patch in series(mmio setbase vs page flip race) with this patch
-Added new tiling mode update in intel_do_mmio_flip (Chris)
v9: -check for obj->last_write_seqno being 0 instead of obj->ring being NULL in
intel_postpone_flip, as this is a more restrictive condition (Chris)
v10: -Applied Chris's suggestions for squashing patches 2,3 into this patch.
These patches make the selection of CS vs MMIO flip at the page flip time, and
make the module parameter for using mmio flips as tristate, the states being
'force CS flips', 'force mmio flips', 'driver discretion'.
Changed the logic for driver discretion (Chris)
v11: Minor code cleanup(better readability, fixing whitespace errors, using
lockdep to check mutex locked status in postpone_flip, removal of __must_check
in function definition) (Chris)
Reviewed-by: Chris Wilson <chris@chris-wilson.co.uk>
Signed-off-by: Sourab Gupta <sourab.gupta@intel.com>
Signed-off-by: Akash Goel <akash.goel@intel.com>
Tested-by: Chris Wilson <chris@chris-wilson.co.uk> # snb, ivb
[danvet: Fix up parameter alignement checkpatch spotted.]
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2014-06-02 15:17:17 +04:00
|
|
|
};
|
|
|
|
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
struct intel_crtc {
|
|
|
|
struct drm_crtc base;
|
2009-09-11 02:28:06 +04:00
|
|
|
enum pipe pipe;
|
|
|
|
enum plane plane;
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
u8 lut_r[256], lut_g[256], lut_b[256];
|
2012-07-02 13:43:47 +04:00
|
|
|
/*
|
|
|
|
* Whether the crtc and the connected output pipeline is active. Implies
|
|
|
|
* that crtc->enabled is set, i.e. the current mode configuration has
|
|
|
|
* some outputs connected to this crtc.
|
|
|
|
*/
|
|
|
|
bool active;
|
2013-10-16 18:25:52 +04:00
|
|
|
unsigned long enabled_power_domains;
|
2009-08-18 00:31:43 +04:00
|
|
|
bool lowfreq_avail;
|
2009-09-16 00:57:34 +04:00
|
|
|
struct intel_overlay *overlay;
|
2009-11-18 19:25:18 +03:00
|
|
|
struct intel_unpin_work *unpin_work;
|
2010-07-09 11:45:04 +04:00
|
|
|
|
2012-11-01 13:26:26 +04:00
|
|
|
atomic_t unpin_work_count;
|
|
|
|
|
2012-07-05 14:17:29 +04:00
|
|
|
/* Display surface base address adjustement for pageflips. Note that on
|
|
|
|
* gen4+ this only adjusts up to a tile, offsets within a tile are
|
|
|
|
* handled in the hw itself (with the TILEOFF register). */
|
2016-01-20 22:05:25 +03:00
|
|
|
u32 dspaddr_offset;
|
2015-09-14 21:20:03 +03:00
|
|
|
int adjusted_x;
|
|
|
|
int adjusted_y;
|
2012-07-05 14:17:29 +04:00
|
|
|
|
2010-07-09 11:45:04 +04:00
|
|
|
uint32_t cursor_addr;
|
2014-05-30 17:35:26 +04:00
|
|
|
uint32_t cursor_cntl;
|
2014-08-13 12:57:05 +04:00
|
|
|
uint32_t cursor_size;
|
2014-05-30 17:35:26 +04:00
|
|
|
uint32_t cursor_base;
|
2011-10-12 20:51:31 +04:00
|
|
|
|
2015-01-15 15:55:25 +03:00
|
|
|
struct intel_crtc_state *config;
|
2013-03-27 03:44:50 +04:00
|
|
|
|
2013-01-29 20:13:34 +04:00
|
|
|
/* reset counter value when the last flip was submitted */
|
|
|
|
unsigned int reset_counter;
|
drm/i915: report Gen5+ CPU and PCH FIFO underruns
In this commit we enable both CPU and PCH FIFO underrun reporting and
start reporting them. We follow a few rules:
- after we receive one of these errors, we mask the interrupt, so
we won't get an "interrupt storm" and we also won't flood dmesg;
- at each mode set we enable the interrupts again, so we'll see each
message at most once per mode set;
- in the specific places where we need to ignore the errors, we
completely mask the interrupts.
The downside of this patch is that since we're completely disabling
(masking) the interrupts instead of just not printing error messages,
we will mask more than just what we want on IVB/HSW CPU interrupts
(due to GEN7_ERR_INT) and on CPT/PPT/LPT PCHs (due to SERR_INT). So
when we decide to mask PCH FIFO underruns for pipe A on CPT, we'll
also be masking PCH FIFO underruns for pipe B, because both are
reported by SERR_INT, which has to be either completely enabled or
completely disabled (in othe words, there's no way to disable/enable
specific bits of GEN7_ERR_INT and SERR_INT).
V2: Rename some functions and variables, downgrade messages to
DRM_DEBUG_DRIVER and rebase.
Signed-off-by: Paulo Zanoni <paulo.r.zanoni@intel.com>
Reviewed-by: Imre Deak <imre.deak@intel.com>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2013-04-13 00:57:57 +04:00
|
|
|
|
|
|
|
/* Access to these should be protected by dev_priv->irq_lock. */
|
|
|
|
bool cpu_fifo_underrun_disabled;
|
|
|
|
bool pch_fifo_underrun_disabled;
|
2013-10-09 20:17:55 +04:00
|
|
|
|
|
|
|
/* per-pipe watermark state */
|
|
|
|
struct {
|
|
|
|
/* watermarks currently being used */
|
2015-09-25 01:53:15 +03:00
|
|
|
union {
|
|
|
|
struct intel_pipe_wm ilk;
|
|
|
|
struct skl_pipe_wm skl;
|
|
|
|
} active;
|
drm/i915: Add two-stage ILK-style watermark programming (v11)
In addition to calculating final watermarks, let's also pre-calculate a
set of intermediate watermark values at atomic check time. These
intermediate watermarks are a combination of the watermarks for the old
state and the new state; they should satisfy the requirements of both
states which means they can be programmed immediately when we commit the
atomic state (without waiting for a vblank). Once the vblank does
happen, we can then re-program watermarks to the more optimal final
value.
v2: Significant rebasing/rewriting.
v3:
- Move 'need_postvbl_update' flag to CRTC state (Daniel)
- Don't forget to check intermediate watermark values for validity
(Maarten)
- Don't due async watermark optimization; just do it at the end of the
atomic transaction, after waiting for vblanks. We do want it to be
async eventually, but adding that now will cause more trouble for
Maarten's in-progress work. (Maarten)
- Don't allocate space in crtc_state for intermediate watermarks on
platforms that don't need it (gen9+).
- Move WaCxSRDisabledForSpriteScaling:ivb into intel_begin_crtc_commit
now that ilk_update_wm is gone.
v4:
- Add a wm_mutex to cover updates to intel_crtc->active and the
need_postvbl_update flag. Since we don't have async yet it isn't
terribly important yet, but might as well add it now.
- Change interface to program watermarks. Platforms will now expose
.initial_watermarks() and .optimize_watermarks() functions to do
watermark programming. These should lock wm_mutex, copy the
appropriate state values into intel_crtc->active, and then call
the internal program watermarks function.
v5:
- Skip intermediate watermark calculation/check during initial hardware
readout since we don't trust the existing HW values (and don't have
valid values of our own yet).
- Don't try to call .optimize_watermarks() on platforms that don't have
atomic watermarks yet. (Maarten)
v6:
- Rebase
v7:
- Further rebase
v8:
- A few minor indentation and line length fixes
v9:
- Yet another rebase since Maarten's patches reworked a bunch of the
code (wm_pre, wm_post, etc.) that this was previously based on.
v10:
- Move wm_mutex to dev_priv to protect against racing commits against
disjoint CRTC sets. (Maarten)
- Drop unnecessary clearing of cstate->wm.need_postvbl_update (Maarten)
v11:
- Now that we've moved to atomic watermark updates, make sure we call
the proper function to program watermarks in
{ironlake,haswell}_crtc_enable(); the failure to do so on the
previous patch iteration led to us not actually programming the
watermarks before turning on the CRTC, which was the cause of the
underruns that the CI system was seeing.
- Fix inverted logic for determining when to optimize watermarks. We
were needlessly optimizing when the intermediate/optimal values were
the same (harmless), but not actually optimizing when they differed
(also harmless, but wasteful from a power/bandwidth perspective).
Cc: Maarten Lankhorst <maarten.lankhorst@linux.intel.com>
Signed-off-by: Matt Roper <matthew.d.roper@intel.com>
Reviewed-by: Maarten Lankhorst <maarten.lankhorst@linux.intel.com>
Link: http://patchwork.freedesktop.org/patch/msgid/1456276813-5689-1-git-send-email-matthew.d.roper@intel.com
2016-02-24 04:20:13 +03:00
|
|
|
|
2015-06-24 22:00:07 +03:00
|
|
|
/* allow CxSR on this pipe */
|
|
|
|
bool cxsr_allowed;
|
2013-10-09 20:17:55 +04:00
|
|
|
} wm;
|
2014-04-29 14:35:46 +04:00
|
|
|
|
2014-05-15 21:23:23 +04:00
|
|
|
int scanline_offset;
|
2014-12-24 18:59:06 +03:00
|
|
|
|
2015-09-16 00:19:32 +03:00
|
|
|
struct {
|
|
|
|
unsigned start_vbl_count;
|
|
|
|
ktime_t start_vbl_time;
|
|
|
|
int min_vbl, max_vbl;
|
|
|
|
int scanline_start;
|
|
|
|
} debug;
|
2015-09-01 13:15:33 +03:00
|
|
|
|
2015-04-08 01:28:36 +03:00
|
|
|
/* scalers available on this crtc */
|
|
|
|
int num_scalers;
|
2015-06-24 22:00:04 +03:00
|
|
|
|
|
|
|
struct vlv_wm_state wm_state;
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
};
|
|
|
|
|
2013-08-07 14:29:50 +04:00
|
|
|
struct intel_plane_wm_parameters {
|
|
|
|
uint32_t horiz_pixels;
|
2014-07-15 11:21:24 +04:00
|
|
|
uint32_t vert_pixels;
|
2015-04-28 01:47:37 +03:00
|
|
|
/*
|
|
|
|
* For packed pixel formats:
|
|
|
|
* bytes_per_pixel - holds bytes per pixel
|
|
|
|
* For planar pixel formats:
|
|
|
|
* bytes_per_pixel - holds bytes per pixel for uv-plane
|
|
|
|
* y_bytes_per_pixel - holds bytes per pixel for y-plane
|
|
|
|
*/
|
2013-08-07 14:29:50 +04:00
|
|
|
uint8_t bytes_per_pixel;
|
2015-04-28 01:47:37 +03:00
|
|
|
uint8_t y_bytes_per_pixel;
|
2013-08-07 14:29:50 +04:00
|
|
|
bool enabled;
|
|
|
|
bool scaled;
|
2015-02-27 18:12:35 +03:00
|
|
|
u64 tiling;
|
2015-03-23 14:10:38 +03:00
|
|
|
unsigned int rotation;
|
2015-06-24 22:00:03 +03:00
|
|
|
uint16_t fifo_size;
|
2013-08-07 14:29:50 +04:00
|
|
|
};
|
|
|
|
|
2011-12-14 01:19:38 +04:00
|
|
|
struct intel_plane {
|
|
|
|
struct drm_plane base;
|
2013-04-02 22:22:20 +04:00
|
|
|
int plane;
|
2011-12-14 01:19:38 +04:00
|
|
|
enum pipe pipe;
|
2012-10-22 21:19:27 +04:00
|
|
|
bool can_scale;
|
2011-12-14 01:19:38 +04:00
|
|
|
int max_downscale;
|
2015-06-24 21:59:34 +03:00
|
|
|
uint32_t frontbuffer_bit;
|
2013-05-24 18:59:18 +04:00
|
|
|
|
|
|
|
/* Since we need to change the watermarks before/after
|
|
|
|
* enabling/disabling the planes, we need to store the parameters here
|
|
|
|
* as the other pieces of the struct may not reflect the values we want
|
|
|
|
* for the watermark calculations. Currently only Haswell uses this.
|
|
|
|
*/
|
2013-08-07 14:29:50 +04:00
|
|
|
struct intel_plane_wm_parameters wm;
|
2013-05-24 18:59:18 +04:00
|
|
|
|
2015-01-22 03:35:41 +03:00
|
|
|
/*
|
|
|
|
* NOTE: Do not place new plane state fields here (e.g., when adding
|
|
|
|
* new plane properties). New runtime state should now be placed in
|
2016-01-07 13:54:06 +03:00
|
|
|
* the intel_plane_state structure and accessed via plane_state.
|
2015-01-22 03:35:41 +03:00
|
|
|
*/
|
|
|
|
|
2011-12-14 01:19:38 +04:00
|
|
|
void (*update_plane)(struct drm_plane *plane,
|
2016-01-07 13:54:06 +03:00
|
|
|
const struct intel_crtc_state *crtc_state,
|
|
|
|
const struct intel_plane_state *plane_state);
|
2013-08-06 23:24:09 +04:00
|
|
|
void (*disable_plane)(struct drm_plane *plane,
|
2015-06-15 13:33:47 +03:00
|
|
|
struct drm_crtc *crtc);
|
2014-12-02 02:40:16 +03:00
|
|
|
int (*check_plane)(struct drm_plane *plane,
|
2015-06-15 13:33:46 +03:00
|
|
|
struct intel_crtc_state *crtc_state,
|
2014-12-02 02:40:16 +03:00
|
|
|
struct intel_plane_state *state);
|
2011-12-14 01:19:38 +04:00
|
|
|
};
|
|
|
|
|
2012-04-17 05:20:35 +04:00
|
|
|
struct intel_watermark_params {
|
|
|
|
unsigned long fifo_size;
|
|
|
|
unsigned long max_wm;
|
|
|
|
unsigned long default_wm;
|
|
|
|
unsigned long guard_size;
|
|
|
|
unsigned long cacheline_size;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct cxsr_latency {
|
|
|
|
int is_desktop;
|
|
|
|
int is_ddr3;
|
|
|
|
unsigned long fsb_freq;
|
|
|
|
unsigned long mem_freq;
|
|
|
|
unsigned long display_sr;
|
|
|
|
unsigned long display_hpll_disable;
|
|
|
|
unsigned long cursor_sr;
|
|
|
|
unsigned long cursor_hpll_disable;
|
|
|
|
};
|
|
|
|
|
2015-06-04 11:21:28 +03:00
|
|
|
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
|
2015-03-20 17:18:01 +03:00
|
|
|
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
|
2010-03-30 10:39:28 +04:00
|
|
|
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
|
2010-09-09 18:14:28 +04:00
|
|
|
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
|
2011-12-14 01:19:38 +04:00
|
|
|
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
|
2014-12-23 21:41:52 +03:00
|
|
|
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
|
2014-07-08 05:21:47 +04:00
|
|
|
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
|
2012-05-09 22:37:30 +04:00
|
|
|
struct intel_hdmi {
|
drm/i915: Type safe register read/write
Make I915_READ and I915_WRITE more type safe by wrapping the register
offset in a struct. This should eliminate most of the fumbles we've had
with misplaced parens.
This only takes care of normal mmio registers. We could extend the idea
to other register types and define each with its own struct. That way
you wouldn't be able to accidentally pass the wrong thing to a specific
register access function.
The gpio_reg setup is probably the ugliest thing left. But I figure I'd
just leave it for now, and wait for some divine inspiration to strike
before making it nice.
As for the generated code, it's actually a bit better sometimes. Eg.
looking at i915_irq_handler(), we can see the following change:
lea 0x70024(%rdx,%rax,1),%r9d
mov $0x1,%edx
- movslq %r9d,%r9
- mov %r9,%rsi
- mov %r9,-0x58(%rbp)
- callq *0xd8(%rbx)
+ mov %r9d,%esi
+ mov %r9d,-0x48(%rbp)
callq *0xd8(%rbx)
So previously gcc thought the register offset might be signed and
decided to sign extend it, just in case. The rest appears to be
mostly just minor shuffling of instructions.
v2: i915_mmio_reg_{offset,equal,valid}() helpers added
s/_REG/_MMIO/ in the register defines
mo more switch statements left to worry about
ring_emit stuff got sorted in a prep patch
cmd parser, lrc context and w/a batch buildup also in prep patch
vgpu stuff cleaned up and moved to a prep patch
all other unrelated changes split out
v3: Rebased due to BXT DSI/BLC, MOCS, etc.
v4: Rebased due to churn, s/i915_mmio_reg_t/i915_reg_t/
Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Reviewed-by: Chris Wilson <chris@chris-wilson.co.uk>
Link: http://patchwork.freedesktop.org/patch/msgid/1447853606-2751-1-git-send-email-ville.syrjala@linux.intel.com
2015-11-18 16:33:26 +03:00
|
|
|
i915_reg_t hdmi_reg;
|
2012-05-09 22:37:30 +04:00
|
|
|
int ddc_bus;
|
2015-07-06 15:10:00 +03:00
|
|
|
bool limited_color_range;
|
2013-01-17 18:31:29 +04:00
|
|
|
bool color_range_auto;
|
2012-05-09 22:37:30 +04:00
|
|
|
bool has_hdmi_sink;
|
|
|
|
bool has_audio;
|
|
|
|
enum hdmi_force_audio force_audio;
|
2013-01-17 18:31:31 +04:00
|
|
|
bool rgb_quant_range_selectable;
|
2014-06-11 09:36:01 +04:00
|
|
|
enum hdmi_picture_aspect aspect_ratio;
|
2015-09-04 16:26:11 +03:00
|
|
|
struct intel_connector *attached_connector;
|
2012-05-09 22:37:30 +04:00
|
|
|
void (*write_infoframe)(struct drm_encoder *encoder,
|
2013-08-06 23:32:18 +04:00
|
|
|
enum hdmi_infoframe_type type,
|
2013-12-10 17:19:08 +04:00
|
|
|
const void *frame, ssize_t len);
|
2012-05-28 23:42:48 +04:00
|
|
|
void (*set_infoframes)(struct drm_encoder *encoder,
|
2014-04-25 01:54:47 +04:00
|
|
|
bool enable,
|
2015-09-08 13:40:49 +03:00
|
|
|
const struct drm_display_mode *adjusted_mode);
|
2015-11-26 19:27:07 +03:00
|
|
|
bool (*infoframe_enabled)(struct drm_encoder *encoder,
|
|
|
|
const struct intel_crtc_state *pipe_config);
|
2012-05-09 22:37:30 +04:00
|
|
|
};
|
|
|
|
|
2014-05-02 08:02:48 +04:00
|
|
|
struct intel_dp_mst_encoder;
|
2012-09-18 18:58:49 +04:00
|
|
|
#define DP_MAX_DOWNSTREAM_PORTS 0x10
|
2012-06-29 23:03:35 +04:00
|
|
|
|
2015-02-13 13:02:59 +03:00
|
|
|
/*
|
|
|
|
* enum link_m_n_set:
|
|
|
|
* When platform provides two set of M_N registers for dp, we can
|
|
|
|
* program them and switch between them incase of DRRS.
|
|
|
|
* But When only one such register is provided, we have to program the
|
|
|
|
* required divider value on that registers itself based on the DRRS state.
|
|
|
|
*
|
|
|
|
* M1_N1 : Program dp_m_n on M1_N1 registers
|
|
|
|
* dp_m2_n2 on M2_N2 registers (If supported)
|
|
|
|
*
|
|
|
|
* M2_N2 : Program dp_m2_n2 on M1_N1 registers
|
|
|
|
* M2_N2 registers are not supported
|
|
|
|
*/
|
|
|
|
|
|
|
|
enum link_m_n_set {
|
|
|
|
/* Sets the m1_n1 and m2_n2 */
|
|
|
|
M1_N1 = 0,
|
|
|
|
M2_N2
|
|
|
|
};
|
|
|
|
|
2012-06-29 23:03:35 +04:00
|
|
|
struct intel_dp {
|
drm/i915: Type safe register read/write
Make I915_READ and I915_WRITE more type safe by wrapping the register
offset in a struct. This should eliminate most of the fumbles we've had
with misplaced parens.
This only takes care of normal mmio registers. We could extend the idea
to other register types and define each with its own struct. That way
you wouldn't be able to accidentally pass the wrong thing to a specific
register access function.
The gpio_reg setup is probably the ugliest thing left. But I figure I'd
just leave it for now, and wait for some divine inspiration to strike
before making it nice.
As for the generated code, it's actually a bit better sometimes. Eg.
looking at i915_irq_handler(), we can see the following change:
lea 0x70024(%rdx,%rax,1),%r9d
mov $0x1,%edx
- movslq %r9d,%r9
- mov %r9,%rsi
- mov %r9,-0x58(%rbp)
- callq *0xd8(%rbx)
+ mov %r9d,%esi
+ mov %r9d,-0x48(%rbp)
callq *0xd8(%rbx)
So previously gcc thought the register offset might be signed and
decided to sign extend it, just in case. The rest appears to be
mostly just minor shuffling of instructions.
v2: i915_mmio_reg_{offset,equal,valid}() helpers added
s/_REG/_MMIO/ in the register defines
mo more switch statements left to worry about
ring_emit stuff got sorted in a prep patch
cmd parser, lrc context and w/a batch buildup also in prep patch
vgpu stuff cleaned up and moved to a prep patch
all other unrelated changes split out
v3: Rebased due to BXT DSI/BLC, MOCS, etc.
v4: Rebased due to churn, s/i915_mmio_reg_t/i915_reg_t/
Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Reviewed-by: Chris Wilson <chris@chris-wilson.co.uk>
Link: http://patchwork.freedesktop.org/patch/msgid/1447853606-2751-1-git-send-email-ville.syrjala@linux.intel.com
2015-11-18 16:33:26 +03:00
|
|
|
i915_reg_t output_reg;
|
|
|
|
i915_reg_t aux_ch_ctl_reg;
|
|
|
|
i915_reg_t aux_ch_data_reg[5];
|
2012-06-29 23:03:35 +04:00
|
|
|
uint32_t DP;
|
2015-08-17 18:05:12 +03:00
|
|
|
int link_rate;
|
|
|
|
uint8_t lane_count;
|
2016-03-30 15:35:25 +03:00
|
|
|
uint8_t sink_count;
|
2012-06-29 23:03:35 +04:00
|
|
|
bool has_audio;
|
2016-03-30 15:35:23 +03:00
|
|
|
bool detect_done;
|
2012-06-29 23:03:35 +04:00
|
|
|
enum hdmi_force_audio force_audio;
|
2015-07-06 15:10:00 +03:00
|
|
|
bool limited_color_range;
|
2013-01-17 18:31:29 +04:00
|
|
|
bool color_range_auto;
|
2012-06-29 23:03:35 +04:00
|
|
|
uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
|
2013-07-12 01:44:56 +04:00
|
|
|
uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
|
2012-09-18 18:58:49 +04:00
|
|
|
uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
|
2016-04-05 17:10:51 +03:00
|
|
|
uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
|
2015-03-13 20:40:31 +03:00
|
|
|
/* sink rates as reported by DP_SUPPORTED_LINK_RATES */
|
|
|
|
uint8_t num_sink_rates;
|
|
|
|
int sink_rates[DP_MAX_SUPPORTED_RATES];
|
2014-03-14 18:51:15 +04:00
|
|
|
struct drm_dp_aux aux;
|
2012-06-29 23:03:35 +04:00
|
|
|
uint8_t train_set[4];
|
|
|
|
int panel_power_up_delay;
|
|
|
|
int panel_power_down_delay;
|
|
|
|
int panel_power_cycle_delay;
|
|
|
|
int backlight_on_delay;
|
|
|
|
int backlight_off_delay;
|
|
|
|
struct delayed_work panel_vdd_work;
|
|
|
|
bool want_panel_vdd;
|
2013-12-19 20:29:40 +04:00
|
|
|
unsigned long last_power_on;
|
|
|
|
unsigned long last_backlight_off;
|
2016-01-23 04:39:04 +03:00
|
|
|
ktime_t panel_power_off_time;
|
2014-08-05 03:04:59 +04:00
|
|
|
|
2014-07-08 00:01:46 +04:00
|
|
|
struct notifier_block edp_notifier;
|
|
|
|
|
2014-09-04 15:54:20 +04:00
|
|
|
/*
|
|
|
|
* Pipe whose power sequencer is currently locked into
|
|
|
|
* this port. Only relevant on VLV/CHV.
|
|
|
|
*/
|
|
|
|
enum pipe pps_pipe;
|
2014-10-16 22:27:30 +04:00
|
|
|
struct edp_power_seq pps_delays;
|
2014-09-04 15:54:20 +04:00
|
|
|
|
2014-05-02 08:02:48 +04:00
|
|
|
bool can_mst; /* this port supports mst */
|
|
|
|
bool is_mst;
|
|
|
|
int active_mst_links;
|
|
|
|
/* connector directly attached - won't be use for modeset in mst world */
|
2012-10-19 15:51:50 +04:00
|
|
|
struct intel_connector *attached_connector;
|
2014-01-21 17:35:39 +04:00
|
|
|
|
2014-05-02 08:02:48 +04:00
|
|
|
/* mst connector list */
|
|
|
|
struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
|
|
|
|
struct drm_dp_mst_topology_mgr mst_mgr;
|
|
|
|
|
2014-01-21 17:35:39 +04:00
|
|
|
uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
|
2014-01-21 17:37:15 +04:00
|
|
|
/*
|
|
|
|
* This function returns the value we have to program the AUX_CTL
|
|
|
|
* register with to kick off an AUX transaction.
|
|
|
|
*/
|
|
|
|
uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
|
|
|
|
bool has_aux_irq,
|
|
|
|
int send_bytes,
|
|
|
|
uint32_t aux_clock_divider);
|
2015-10-23 13:01:49 +03:00
|
|
|
|
|
|
|
/* This is called before a link training is starterd */
|
|
|
|
void (*prepare_link_retrain)(struct intel_dp *intel_dp);
|
|
|
|
|
2015-04-29 09:17:39 +03:00
|
|
|
bool train_set_valid;
|
2015-04-15 18:38:38 +03:00
|
|
|
|
|
|
|
/* Displayport compliance testing */
|
|
|
|
unsigned long compliance_test_type;
|
2015-05-04 17:48:20 +03:00
|
|
|
unsigned long compliance_test_data;
|
|
|
|
bool compliance_test_active;
|
2012-06-29 23:03:35 +04:00
|
|
|
};
|
|
|
|
|
2012-10-27 01:05:46 +04:00
|
|
|
struct intel_digital_port {
|
|
|
|
struct intel_encoder base;
|
2012-10-27 01:05:50 +04:00
|
|
|
enum port port;
|
2013-07-13 00:54:41 +04:00
|
|
|
u32 saved_port_bits;
|
2012-10-27 01:05:46 +04:00
|
|
|
struct intel_dp dp;
|
|
|
|
struct intel_hdmi hdmi;
|
2015-01-23 08:00:31 +03:00
|
|
|
enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
|
drm/i915: Trick CL2 into life on CHV when using pipe B with port B
Normmally the common lane in a PHY channel gets powered up when some
of the data lanes get powered up. But when we're driving port B with
pipe B we don't want to enabled any of the data lanes, and just want
the DPLL in the common lane to be active.
To make that happens we have to temporarily enable some data lanes
after which we can access the DPLL registers in the common lane. Once
the pipe is up and running we can drop the power override on the data
lanes allowing them to shut down. From this point forward the common
lane will in fact stay powered on until the data lanes in the other
channel get powered down.
Ville's extended explanation from the review thread:
On Wed, Aug 19, 2015 at 07:47:41AM +0530, Deepak wrote:
> One Q, why only for port B? Port C is also in same common lane right?
Port B is in the first PHY channel which also houses CL1. CL1 always
powers up whenever any lanes in either PHY channel are powered up.
CL2 only powers up if lanes in the second channel (ie. the one with
port C) powers up.
So in this scenario (pipe B->port B) we want the DPLL from CL2, but
ideally we only want to power up the lanes for port B. Powering up
port B lanes will only power up CL1, but as we need CL2 instead we
need to, temporarily, power up some lanes in port C as well.
Crossing the streams the other way (pipe A->port C) is not a problem
since CL1 powers up whenever anything else powers up. So powering up
some port C lanes is enough on its own to make the CL1 DPLL
operational, even though CL1 and the lanes live in separate channels.
Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Reviewed-by: Deepak S <deepak.s@linux.intel.com>
[danvet: Amend commit message with extended explanation.]
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2015-07-08 23:45:55 +03:00
|
|
|
bool release_cl2_override;
|
2015-12-08 20:59:38 +03:00
|
|
|
uint8_t max_lanes;
|
2015-11-12 17:23:41 +03:00
|
|
|
/* for communication with audio component; protected by av_mutex */
|
|
|
|
const struct drm_connector *audio_connector;
|
2012-10-27 01:05:46 +04:00
|
|
|
};
|
|
|
|
|
2014-05-02 08:02:48 +04:00
|
|
|
struct intel_dp_mst_encoder {
|
|
|
|
struct intel_encoder base;
|
|
|
|
enum pipe pipe;
|
|
|
|
struct intel_digital_port *primary;
|
|
|
|
void *port; /* store this opaque as its illegal to dereference it */
|
|
|
|
};
|
|
|
|
|
2015-07-08 23:45:53 +03:00
|
|
|
static inline enum dpio_channel
|
2013-04-19 01:51:36 +04:00
|
|
|
vlv_dport_to_channel(struct intel_digital_port *dport)
|
|
|
|
{
|
|
|
|
switch (dport->port) {
|
|
|
|
case PORT_B:
|
2014-04-09 14:28:15 +04:00
|
|
|
case PORT_D:
|
2013-11-06 10:36:35 +04:00
|
|
|
return DPIO_CH0;
|
2013-04-19 01:51:36 +04:00
|
|
|
case PORT_C:
|
2013-11-06 10:36:35 +04:00
|
|
|
return DPIO_CH1;
|
2013-04-19 01:51:36 +04:00
|
|
|
default:
|
|
|
|
BUG();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-07-08 23:45:53 +03:00
|
|
|
static inline enum dpio_phy
|
|
|
|
vlv_dport_to_phy(struct intel_digital_port *dport)
|
|
|
|
{
|
|
|
|
switch (dport->port) {
|
|
|
|
case PORT_B:
|
|
|
|
case PORT_C:
|
|
|
|
return DPIO_PHY0;
|
|
|
|
case PORT_D:
|
|
|
|
return DPIO_PHY1;
|
|
|
|
default:
|
|
|
|
BUG();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline enum dpio_channel
|
2014-04-09 14:28:16 +04:00
|
|
|
vlv_pipe_to_channel(enum pipe pipe)
|
|
|
|
{
|
|
|
|
switch (pipe) {
|
|
|
|
case PIPE_A:
|
|
|
|
case PIPE_C:
|
|
|
|
return DPIO_CH0;
|
|
|
|
case PIPE_B:
|
|
|
|
return DPIO_CH1;
|
|
|
|
default:
|
|
|
|
BUG();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-09-09 18:44:14 +04:00
|
|
|
static inline struct drm_crtc *
|
|
|
|
intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
return dev_priv->pipe_to_crtc_mapping[pipe];
|
|
|
|
}
|
|
|
|
|
2011-01-19 18:04:42 +03:00
|
|
|
static inline struct drm_crtc *
|
|
|
|
intel_get_crtc_for_plane(struct drm_device *dev, int plane)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
return dev_priv->plane_to_crtc_mapping[plane];
|
|
|
|
}
|
|
|
|
|
2010-09-01 20:47:52 +04:00
|
|
|
struct intel_unpin_work {
|
|
|
|
struct work_struct work;
|
2012-11-01 13:26:26 +04:00
|
|
|
struct drm_crtc *crtc;
|
2015-02-02 18:44:15 +03:00
|
|
|
struct drm_framebuffer *old_fb;
|
2010-11-08 22:18:58 +03:00
|
|
|
struct drm_i915_gem_object *pending_flip_obj;
|
2010-09-01 20:47:52 +04:00
|
|
|
struct drm_pending_vblank_event *event;
|
2012-12-03 15:36:30 +04:00
|
|
|
atomic_t pending;
|
|
|
|
#define INTEL_FLIP_INACTIVE 0
|
|
|
|
#define INTEL_FLIP_PENDING 1
|
|
|
|
#define INTEL_FLIP_COMPLETE 2
|
drm/i915: Fix mmio vs. CS flip race on ILK+
Starting from ILK, mmio flips also cause a flip done interrupt to be
signalled. This means if we first do a set_base and follow it
immediately with the CS flip, we might mistake the flip done interrupt
caused by the set_base as the flip done interrupt caused by the CS
flip.
The hardware has a flip counter which increments every time a mmio or
CS flip is issued. It basically counts the number of DSPSURF register
writes. This means we can sample the counter before we put the CS
flip into the ring, and then when we get a flip done interrupt we can
check whether the CS flip has actually performed the surface address
update, or if the interrupt was caused by a previous but yet
unfinished mmio flip.
Even with the flip counter we still have a race condition of the CS flip
base address update happens after the mmio flip done interrupt was
raised but not yet processed by the driver. When the interrupt is
eventually processed, the flip counter will already indicate that the
CS flip has been executed, but it would not actually complete until the
next start of vblank. We can use the DSPSURFLIVE register to check
whether the hardware is actually scanning out of the buffer we expect,
or if we managed hit this race window.
This covers all the cases where the CS flip actually changes the base
address. If the base address remains unchanged, we might still complete
the CS flip before it has actually completed. But since the address
didn't change anyway, the premature flip completion can't result in
userspace overwriting data that's still being scanned out.
CTG already has the flip counter and DSPSURFLIVE registers, and
although the flip done interrupt is still limited to CS flips alone,
the code now also checks the flip counter on CTG as well.
v2: s/dspsurf/gtt_offset/ (Chris)
Testcase: igt/kms_mmio_vs_cs_flip/setcrtc_vs_cs_flip
Bugzilla: https://bugs.freedesktop.org/show_bug.cgi?id=73027
Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Reviewed-by: Rodrigo Vivi <rodrigo.vivi@gmail.com>
[danvet: Add g4x_ prefix to flip_count_after_eq.]
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2014-04-15 22:41:34 +04:00
|
|
|
u32 flip_count;
|
|
|
|
u32 gtt_offset;
|
2014-11-24 21:49:37 +03:00
|
|
|
struct drm_i915_gem_request *flip_queued_req;
|
2015-09-14 22:43:46 +03:00
|
|
|
u32 flip_queued_vblank;
|
|
|
|
u32 flip_ready_vblank;
|
2010-09-01 20:47:52 +04:00
|
|
|
bool enable_stall_check;
|
|
|
|
};
|
|
|
|
|
2013-09-24 20:52:53 +04:00
|
|
|
struct intel_load_detect_pipe {
|
2016-02-17 11:18:35 +03:00
|
|
|
struct drm_atomic_state *restore_state;
|
2013-09-24 20:52:53 +04:00
|
|
|
};
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
|
2013-09-24 20:52:53 +04:00
|
|
|
static inline struct intel_encoder *
|
|
|
|
intel_attached_encoder(struct drm_connector *connector)
|
2010-09-09 19:20:55 +04:00
|
|
|
{
|
|
|
|
return to_intel_connector(connector)->encoder;
|
|
|
|
}
|
|
|
|
|
2012-10-27 01:05:46 +04:00
|
|
|
static inline struct intel_digital_port *
|
|
|
|
enc_to_dig_port(struct drm_encoder *encoder)
|
|
|
|
{
|
|
|
|
return container_of(encoder, struct intel_digital_port, base.base);
|
2013-05-08 14:14:02 +04:00
|
|
|
}
|
|
|
|
|
2014-05-02 08:02:48 +04:00
|
|
|
static inline struct intel_dp_mst_encoder *
|
|
|
|
enc_to_mst(struct drm_encoder *encoder)
|
|
|
|
{
|
|
|
|
return container_of(encoder, struct intel_dp_mst_encoder, base.base);
|
|
|
|
}
|
|
|
|
|
2013-05-08 14:14:02 +04:00
|
|
|
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
|
|
|
|
{
|
|
|
|
return &enc_to_dig_port(encoder)->dp;
|
2012-10-27 01:05:46 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline struct intel_digital_port *
|
|
|
|
dp_to_dig_port(struct intel_dp *intel_dp)
|
|
|
|
{
|
|
|
|
return container_of(intel_dp, struct intel_digital_port, dp);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline struct intel_digital_port *
|
|
|
|
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
|
|
|
|
{
|
|
|
|
return container_of(intel_hdmi, struct intel_digital_port, hdmi);
|
2012-10-15 22:51:29 +04:00
|
|
|
}
|
|
|
|
|
2014-03-27 22:48:33 +04:00
|
|
|
/*
|
|
|
|
* Returns the number of planes for this pipe, ie the number of sprites + 1
|
|
|
|
* (primary plane). This doesn't count the cursor plane then.
|
|
|
|
*/
|
|
|
|
static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
|
|
|
|
{
|
|
|
|
return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
|
|
|
|
}
|
2013-09-24 20:52:53 +04:00
|
|
|
|
2014-09-30 12:56:46 +04:00
|
|
|
/* intel_fifo_underrun.c */
|
2014-09-30 12:56:47 +04:00
|
|
|
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
|
2013-09-24 22:48:31 +04:00
|
|
|
enum pipe pipe, bool enable);
|
2014-09-30 12:56:47 +04:00
|
|
|
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
|
2013-09-24 22:48:31 +04:00
|
|
|
enum transcoder pch_transcoder,
|
|
|
|
bool enable);
|
2014-09-30 12:56:48 +04:00
|
|
|
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
|
|
|
|
enum pipe pipe);
|
|
|
|
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
|
|
|
|
enum transcoder pch_transcoder);
|
2015-10-30 20:22:21 +03:00
|
|
|
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
|
|
|
|
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
|
2014-09-30 12:56:46 +04:00
|
|
|
|
|
|
|
/* i915_irq.c */
|
2014-07-16 11:49:40 +04:00
|
|
|
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
|
|
|
|
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
|
|
|
|
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
|
|
|
|
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
|
2014-11-19 16:30:03 +03:00
|
|
|
void gen6_reset_rps_interrupts(struct drm_device *dev);
|
2014-11-05 21:48:48 +03:00
|
|
|
void gen6_enable_rps_interrupts(struct drm_device *dev);
|
|
|
|
void gen6_disable_rps_interrupts(struct drm_device *dev);
|
2014-12-19 20:33:26 +03:00
|
|
|
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
|
2014-09-30 12:56:44 +04:00
|
|
|
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
|
|
|
|
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
|
2014-06-20 20:29:20 +04:00
|
|
|
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* We only use drm_irq_uninstall() at unload and VT switch, so
|
|
|
|
* this is the only thing we need to check.
|
|
|
|
*/
|
2014-09-30 12:56:43 +04:00
|
|
|
return dev_priv->pm.irqs_enabled;
|
2014-06-20 20:29:20 +04:00
|
|
|
}
|
|
|
|
|
2014-04-29 14:35:45 +04:00
|
|
|
int intel_get_crtc_scanline(struct intel_crtc *crtc);
|
2015-03-06 21:50:48 +03:00
|
|
|
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
|
|
|
|
unsigned int pipe_mask);
|
2016-02-19 21:47:30 +03:00
|
|
|
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
|
|
|
|
unsigned int pipe_mask);
|
2013-09-24 20:52:53 +04:00
|
|
|
|
|
|
|
/* intel_crt.c */
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_crt_init(struct drm_device *dev);
|
2013-09-24 20:52:53 +04:00
|
|
|
|
|
|
|
|
|
|
|
/* intel_ddi.c */
|
2015-08-17 18:46:20 +03:00
|
|
|
void intel_ddi_clk_select(struct intel_encoder *encoder,
|
|
|
|
const struct intel_crtc_state *pipe_config);
|
2015-12-08 20:59:44 +03:00
|
|
|
void intel_prepare_ddi_buffer(struct intel_encoder *encoder);
|
2013-09-24 22:48:31 +04:00
|
|
|
void hsw_fdi_link_train(struct drm_crtc *crtc);
|
|
|
|
void intel_ddi_init(struct drm_device *dev, enum port port);
|
|
|
|
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
|
|
|
|
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
|
|
|
|
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
|
|
|
|
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
|
|
|
|
enum transcoder cpu_transcoder);
|
|
|
|
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
|
|
|
|
void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
|
2015-01-15 15:55:23 +03:00
|
|
|
bool intel_ddi_pll_select(struct intel_crtc *crtc,
|
|
|
|
struct intel_crtc_state *crtc_state);
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
|
2015-10-23 13:01:49 +03:00
|
|
|
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
|
2013-09-24 22:48:31 +04:00
|
|
|
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
|
|
|
|
void intel_ddi_fdi_disable(struct drm_crtc *crtc);
|
2015-12-02 09:09:44 +03:00
|
|
|
bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
|
|
|
|
struct intel_crtc *intel_crtc);
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_ddi_get_config(struct intel_encoder *encoder,
|
2015-01-15 15:55:21 +03:00
|
|
|
struct intel_crtc_state *pipe_config);
|
2014-08-22 08:19:10 +04:00
|
|
|
struct intel_encoder *
|
|
|
|
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
|
2013-09-24 20:52:53 +04:00
|
|
|
|
2014-05-02 07:36:43 +04:00
|
|
|
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
|
2014-05-02 08:02:48 +04:00
|
|
|
void intel_ddi_clock_get(struct intel_encoder *encoder,
|
2015-01-15 15:55:21 +03:00
|
|
|
struct intel_crtc_state *pipe_config);
|
2014-05-02 08:02:48 +04:00
|
|
|
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
|
2015-06-25 11:11:03 +03:00
|
|
|
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
|
2013-09-24 20:52:53 +04:00
|
|
|
|
2014-09-19 20:27:27 +04:00
|
|
|
/* intel_frontbuffer.c */
|
drm/i915: Track frontbuffer invalidation/flushing
So these are the guts of the new beast. This tracks when a frontbuffer
gets invalidated (due to frontbuffer rendering) and hence should be
constantly scaned out, and when it's flushed again and can be
compressed/one-shot-upload.
Rules for flushing are simple: The frontbuffer needs one more full
upload starting from the next vblank. Which means that the flushing
can _only_ be called once the frontbuffer update has been latched.
But this poses a problem for pageflips: We can't just delay the
flushing until the pageflip is latched, since that would pose the risk
that we override frontbuffer rendering that has been scheduled
in-between the pageflip ioctl and the actual latching.
To handle this track asynchronous invalidations (and also pageflip)
state per-ring and delay any in-between flushing until the rendering
has completed. And also cancel any delayed flushing if we get a new
invalidation request (whether delayed or not).
Also call intel_mark_fb_busy in both cases in all cases to make sure
that we keep the screen at the highest refresh rate both on flips,
synchronous plane updates and for frontbuffer rendering.
v2: Lots of improvements
Suggestions from Chris:
- Move invalidate/flush in flush_*_domain and set_to_*_domain.
- Drop the flush in busy_ioctl since it's redundant. Was a leftover
from an earlier concept to track flips/delayed flushes.
- Don't forget about the initial modeset enable/final disable.
Suggested by Chris.
Track flips accurately, too. Since flips complete independently of
rendering we need to track pending flips in a separate mask. Again if
an invalidate happens we need to cancel the evenutal flush to avoid
races.
v3:
Provide correct header declarations for flip functions. Currently not
needed outside of intel_display.c, but part of the proper interface.
v4: Add proper domain management to fbcon so that the fbcon buffer is
also tracked correctly.
v5: Fixup locking around the fbcon set_to_gtt_domain call.
v6: More comments from Chris:
- Split out fbcon changes.
- Drop superflous checks for potential scanout before calling intel_fb
functions - we can micro-optimize this later.
- s/intel_fb_/intel_fb_obj_/ to make it clear that this deals in gem
object. We already have precedence for fb_obj in the pin_and_fence
functions.
v7: Clarify the semantics of the flip flush handling by renaming
things a bit:
- Don't go through a gem object but take the relevant frontbuffer bits
directly. These functions center on the plane, the actual object is
irrelevant - even a flip to the same object as already active should
cause a flush.
- Add a new intel_frontbuffer_flip for synchronous plane updates. It
currently just calls intel_frontbuffer_flush since the implemenation
differs.
This way we achieve a clear split between one-shot update events on
one side and frontbuffer rendering with potentially a very long delay
between the invalidate and flush.
Chris and I also had some discussions about mark_busy and whether it
is appropriate to call from flush. But mark busy is a state which
should be derived from the 3 events (invalidate, flush, flip) we now
have by the users, like psr does by tracking relevant information in
psr.busy_frontbuffer_bits. DRRS (the only real use of mark_busy for
frontbuffer) needs to have similar logic. With that the overall
mark_busy in the core could be removed.
v8: Only when retiring gpu buffers only flush frontbuffer bits we
actually invalidated in a batch. Just for safety since before any
additional usage/invalidate we should always retire current rendering.
Suggested by Chris Wilson.
v9: Actually use intel_frontbuffer_flip in all appropriate places.
Spotted by Chris.
v10: Address more comments from Chris:
- Don't call _flip in set_base when the crtc is inactive, avoids redunancy
in the modeset case with the initial enabling of all planes.
- Add comments explaining that the initial/final plane enable/disable
still has work left to do before it's fully generic.
v11: Only invalidate for gtt/cpu access when writing. Spotted by Chris.
v12: s/_flush/_flip/ in intel_overlay.c per Chris' comment.
Cc: Rodrigo Vivi <rodrigo.vivi@intel.com>
Cc: Chris Wilson <chris@chris-wilson.co.uk>
Reviewed-by: Chris Wilson <chris@chris-wilson.co.uk>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2014-06-19 18:01:59 +04:00
|
|
|
void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
|
2015-02-13 22:23:44 +03:00
|
|
|
enum fb_op_origin origin);
|
drm/i915: Track frontbuffer invalidation/flushing
So these are the guts of the new beast. This tracks when a frontbuffer
gets invalidated (due to frontbuffer rendering) and hence should be
constantly scaned out, and when it's flushed again and can be
compressed/one-shot-upload.
Rules for flushing are simple: The frontbuffer needs one more full
upload starting from the next vblank. Which means that the flushing
can _only_ be called once the frontbuffer update has been latched.
But this poses a problem for pageflips: We can't just delay the
flushing until the pageflip is latched, since that would pose the risk
that we override frontbuffer rendering that has been scheduled
in-between the pageflip ioctl and the actual latching.
To handle this track asynchronous invalidations (and also pageflip)
state per-ring and delay any in-between flushing until the rendering
has completed. And also cancel any delayed flushing if we get a new
invalidation request (whether delayed or not).
Also call intel_mark_fb_busy in both cases in all cases to make sure
that we keep the screen at the highest refresh rate both on flips,
synchronous plane updates and for frontbuffer rendering.
v2: Lots of improvements
Suggestions from Chris:
- Move invalidate/flush in flush_*_domain and set_to_*_domain.
- Drop the flush in busy_ioctl since it's redundant. Was a leftover
from an earlier concept to track flips/delayed flushes.
- Don't forget about the initial modeset enable/final disable.
Suggested by Chris.
Track flips accurately, too. Since flips complete independently of
rendering we need to track pending flips in a separate mask. Again if
an invalidate happens we need to cancel the evenutal flush to avoid
races.
v3:
Provide correct header declarations for flip functions. Currently not
needed outside of intel_display.c, but part of the proper interface.
v4: Add proper domain management to fbcon so that the fbcon buffer is
also tracked correctly.
v5: Fixup locking around the fbcon set_to_gtt_domain call.
v6: More comments from Chris:
- Split out fbcon changes.
- Drop superflous checks for potential scanout before calling intel_fb
functions - we can micro-optimize this later.
- s/intel_fb_/intel_fb_obj_/ to make it clear that this deals in gem
object. We already have precedence for fb_obj in the pin_and_fence
functions.
v7: Clarify the semantics of the flip flush handling by renaming
things a bit:
- Don't go through a gem object but take the relevant frontbuffer bits
directly. These functions center on the plane, the actual object is
irrelevant - even a flip to the same object as already active should
cause a flush.
- Add a new intel_frontbuffer_flip for synchronous plane updates. It
currently just calls intel_frontbuffer_flush since the implemenation
differs.
This way we achieve a clear split between one-shot update events on
one side and frontbuffer rendering with potentially a very long delay
between the invalidate and flush.
Chris and I also had some discussions about mark_busy and whether it
is appropriate to call from flush. But mark busy is a state which
should be derived from the 3 events (invalidate, flush, flip) we now
have by the users, like psr does by tracking relevant information in
psr.busy_frontbuffer_bits. DRRS (the only real use of mark_busy for
frontbuffer) needs to have similar logic. With that the overall
mark_busy in the core could be removed.
v8: Only when retiring gpu buffers only flush frontbuffer bits we
actually invalidated in a batch. Just for safety since before any
additional usage/invalidate we should always retire current rendering.
Suggested by Chris Wilson.
v9: Actually use intel_frontbuffer_flip in all appropriate places.
Spotted by Chris.
v10: Address more comments from Chris:
- Don't call _flip in set_base when the crtc is inactive, avoids redunancy
in the modeset case with the initial enabling of all planes.
- Add comments explaining that the initial/final plane enable/disable
still has work left to do before it's fully generic.
v11: Only invalidate for gtt/cpu access when writing. Spotted by Chris.
v12: s/_flush/_flip/ in intel_overlay.c per Chris' comment.
Cc: Rodrigo Vivi <rodrigo.vivi@intel.com>
Cc: Chris Wilson <chris@chris-wilson.co.uk>
Reviewed-by: Chris Wilson <chris@chris-wilson.co.uk>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2014-06-19 18:01:59 +04:00
|
|
|
void intel_frontbuffer_flip_prepare(struct drm_device *dev,
|
|
|
|
unsigned frontbuffer_bits);
|
|
|
|
void intel_frontbuffer_flip_complete(struct drm_device *dev,
|
|
|
|
unsigned frontbuffer_bits);
|
|
|
|
void intel_frontbuffer_flip(struct drm_device *dev,
|
2015-06-18 12:23:24 +03:00
|
|
|
unsigned frontbuffer_bits);
|
2015-03-23 14:10:32 +03:00
|
|
|
unsigned int intel_fb_align_height(struct drm_device *dev,
|
|
|
|
unsigned int height,
|
|
|
|
uint32_t pixel_format,
|
|
|
|
uint64_t fb_format_modifier);
|
2015-07-08 02:28:51 +03:00
|
|
|
void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
|
|
|
|
enum fb_op_origin origin);
|
2016-01-12 22:08:32 +03:00
|
|
|
u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
|
|
|
|
uint64_t fb_modifier, uint32_t pixel_format);
|
2014-09-19 20:27:27 +04:00
|
|
|
|
2014-10-27 17:26:43 +03:00
|
|
|
/* intel_audio.c */
|
2016-03-16 14:38:53 +03:00
|
|
|
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
|
2014-10-27 17:26:50 +03:00
|
|
|
void intel_audio_codec_enable(struct intel_encoder *encoder);
|
|
|
|
void intel_audio_codec_disable(struct intel_encoder *encoder);
|
2015-01-08 18:54:14 +03:00
|
|
|
void i915_audio_component_init(struct drm_i915_private *dev_priv);
|
|
|
|
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
|
2014-10-27 17:26:43 +03:00
|
|
|
|
2014-09-19 20:27:27 +04:00
|
|
|
/* intel_display.c */
|
2016-04-27 17:43:22 +03:00
|
|
|
void intel_update_rawclk(struct drm_i915_private *dev_priv);
|
2016-03-04 22:43:02 +03:00
|
|
|
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
|
|
|
|
const char *name, u32 reg, int ref_freq);
|
2015-01-22 03:35:42 +03:00
|
|
|
extern const struct drm_plane_funcs intel_plane_funcs;
|
2016-03-16 14:38:53 +03:00
|
|
|
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
|
2016-02-15 23:54:45 +03:00
|
|
|
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
|
2014-09-19 20:27:27 +04:00
|
|
|
bool intel_has_pending_fb_unpin(struct drm_device *dev);
|
|
|
|
void intel_mark_busy(struct drm_device *dev);
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_mark_idle(struct drm_device *dev);
|
|
|
|
void intel_crtc_restore_mode(struct drm_crtc *crtc);
|
2015-07-13 17:30:29 +03:00
|
|
|
int intel_display_suspend(struct drm_device *dev);
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_encoder_destroy(struct drm_encoder *encoder);
|
2015-04-10 10:59:10 +03:00
|
|
|
int intel_connector_init(struct intel_connector *);
|
|
|
|
struct intel_connector *intel_connector_alloc(void);
|
2013-09-24 22:48:31 +04:00
|
|
|
bool intel_connector_get_hw_state(struct intel_connector *connector);
|
|
|
|
void intel_connector_attach_encoder(struct intel_connector *connector,
|
|
|
|
struct intel_encoder *encoder);
|
|
|
|
struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
|
|
|
|
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
|
|
|
|
struct drm_crtc *crtc);
|
2013-10-31 20:55:49 +04:00
|
|
|
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
|
2009-04-30 01:43:54 +04:00
|
|
|
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
|
|
|
|
struct drm_file *file_priv);
|
2013-09-24 22:48:31 +04:00
|
|
|
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
|
|
|
|
enum pipe pipe);
|
2014-10-29 14:16:59 +03:00
|
|
|
bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
|
2014-09-15 16:12:21 +04:00
|
|
|
static inline void
|
|
|
|
intel_wait_for_vblank(struct drm_device *dev, int pipe)
|
|
|
|
{
|
|
|
|
drm_wait_one_vblank(dev, pipe);
|
|
|
|
}
|
2015-10-30 20:23:22 +03:00
|
|
|
static inline void
|
|
|
|
intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
|
|
|
|
{
|
|
|
|
const struct intel_crtc *crtc =
|
|
|
|
to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
|
|
|
|
|
|
|
|
if (crtc->active)
|
|
|
|
intel_wait_for_vblank(dev, pipe);
|
|
|
|
}
|
2013-09-24 22:48:31 +04:00
|
|
|
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
|
2013-11-06 10:36:35 +04:00
|
|
|
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
|
2015-04-10 18:21:31 +03:00
|
|
|
struct intel_digital_port *dport,
|
|
|
|
unsigned int expected_mask);
|
2013-09-24 22:48:31 +04:00
|
|
|
bool intel_get_load_detect_pipe(struct drm_connector *connector,
|
|
|
|
struct drm_display_mode *mode,
|
2013-11-19 21:10:12 +04:00
|
|
|
struct intel_load_detect_pipe *old,
|
|
|
|
struct drm_modeset_acquire_ctx *ctx);
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_release_load_detect_pipe(struct drm_connector *connector,
|
2015-03-20 17:18:02 +03:00
|
|
|
struct intel_load_detect_pipe *old,
|
|
|
|
struct drm_modeset_acquire_ctx *ctx);
|
2016-02-15 23:54:43 +03:00
|
|
|
int intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
|
|
|
|
unsigned int rotation);
|
2016-04-28 11:56:35 +03:00
|
|
|
void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
|
2014-02-10 21:00:39 +04:00
|
|
|
struct drm_framebuffer *
|
|
|
|
__intel_framebuffer_create(struct drm_device *dev,
|
2013-09-24 22:48:31 +04:00
|
|
|
struct drm_mode_fb_cmd2 *mode_cmd,
|
|
|
|
struct drm_i915_gem_object *obj);
|
|
|
|
void intel_prepare_page_flip(struct drm_device *dev, int plane);
|
|
|
|
void intel_finish_page_flip(struct drm_device *dev, int pipe);
|
|
|
|
void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
|
drm/i915: Check for a stalled page flip after each vblank
Long ago, back in the racy haydays of 915gm interrupt handling, page
flips would occasionally go astray and leave the hardware stuck, and the
display not updating. This annoyed people who relied on their systems
being able to display continuously updating information 24/7, and so
some code to detect when the driver missed the page flip completion
signal was added. Until recently, it was presumed that the interrupt
handling was now flawless, but once again Simon Farnsworth has found a
system whose display will stall. Reinstate the pageflip stall detection,
which works by checking to see if the hardware has been updated to the
new framebuffer address following each vblank. If the hardware is
scanning out from the new framebuffer, but we still think the flip is
pending, then we kick our driver into submision.
This is a continuation of the effort started with
commit 4e5359cd053bfb7d8dabe4a63624a5726848ffbc
Author: Simon Farnsworth <simon.farnsworth@onelan.co.uk>
Date: Wed Sep 1 17:47:52 2010 +0100
drm/i915: Avoid pageflipping freeze when we miss the flip prepare interrupt
This now includes a belt-and-braces approach to make sure the driver
(or the hardware) doesn't miss an interrupt and cause us to stop
updating the display should the unthinkable happen and the pageflip fail - i.e.
that the user is able to continue submitting flips.
v2: Cleanup, refactor, and rename
v3: Only start counting vblanks after the flip command has been seen by
the hardware.
v4: Record the seqno after we touch the ring, or else there may be no
seqno allocated yet.
v5: Rebase on mmio-flip.
v6: Rebase, rebase.
Reported-by: Simon Farnsworth <simon@farnz.org.uk>
Bugzilla: https://bugs.freedesktop.org/show_bug.cgi?id=75502
Signed-off-by: Chris Wilson <chris@chris-wilson.co.uk>
Cc: Daniel Vetter <daniel.vetter@ffwll.ch>
Cc: Ville Syrjälä <ville.syrjala@linux.intel.com>
Reviewed-by: Ville Syrjälä <ville.syrjala@linux.intel.com> [v4]
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2014-09-05 10:13:24 +04:00
|
|
|
void intel_check_page_flip(struct drm_device *dev, int pipe);
|
2014-12-02 02:40:14 +03:00
|
|
|
int intel_prepare_plane_fb(struct drm_plane *plane,
|
2015-03-03 17:22:31 +03:00
|
|
|
const struct drm_plane_state *new_state);
|
2014-12-02 18:45:25 +03:00
|
|
|
void intel_cleanup_plane_fb(struct drm_plane *plane,
|
2015-03-03 17:22:31 +03:00
|
|
|
const struct drm_plane_state *old_state);
|
2015-01-22 03:35:43 +03:00
|
|
|
int intel_plane_atomic_get_property(struct drm_plane *plane,
|
|
|
|
const struct drm_plane_state *state,
|
|
|
|
struct drm_property *property,
|
|
|
|
uint64_t *val);
|
|
|
|
int intel_plane_atomic_set_property(struct drm_plane *plane,
|
|
|
|
struct drm_plane_state *state,
|
|
|
|
struct drm_property *property,
|
|
|
|
uint64_t val);
|
2015-06-15 13:33:44 +03:00
|
|
|
int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
|
|
|
|
struct drm_plane_state *plane_state);
|
2014-06-25 23:02:02 +04:00
|
|
|
|
2016-01-12 22:08:33 +03:00
|
|
|
unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
|
|
|
|
uint64_t fb_modifier, unsigned int cpp);
|
2015-03-23 14:10:36 +03:00
|
|
|
|
2015-03-23 14:10:37 +03:00
|
|
|
static inline bool
|
|
|
|
intel_rotation_90_or_270(unsigned int rotation)
|
|
|
|
{
|
|
|
|
return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
|
|
|
|
}
|
|
|
|
|
2015-04-10 12:07:29 +03:00
|
|
|
void intel_create_rotation_property(struct drm_device *dev,
|
|
|
|
struct intel_plane *plane);
|
|
|
|
|
2016-03-08 18:46:15 +03:00
|
|
|
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
|
|
|
|
enum pipe pipe);
|
|
|
|
|
2016-01-19 18:25:17 +03:00
|
|
|
int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
|
|
|
|
const struct dpll *dpll);
|
2014-10-28 14:20:22 +03:00
|
|
|
void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
|
2016-02-17 22:41:12 +03:00
|
|
|
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
|
2014-10-28 14:20:22 +03:00
|
|
|
|
2014-06-25 23:02:02 +04:00
|
|
|
/* modesetting asserts */
|
2014-09-19 20:27:27 +04:00
|
|
|
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
|
|
|
|
enum pipe pipe);
|
2013-06-16 23:42:39 +04:00
|
|
|
void assert_pll(struct drm_i915_private *dev_priv,
|
|
|
|
enum pipe pipe, bool state);
|
|
|
|
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
|
|
|
|
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
|
2016-03-16 13:57:14 +03:00
|
|
|
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
|
|
|
|
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
|
|
|
|
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
|
2013-06-16 23:42:39 +04:00
|
|
|
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
|
|
|
|
enum pipe pipe, bool state);
|
|
|
|
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
|
|
|
|
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
|
2013-09-24 22:48:31 +04:00
|
|
|
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
|
2011-12-14 01:19:38 +04:00
|
|
|
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
|
|
|
|
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
|
2016-02-15 23:54:44 +03:00
|
|
|
u32 intel_compute_tile_offset(int *x, int *y,
|
|
|
|
const struct drm_framebuffer *fb, int plane,
|
2016-02-15 23:54:41 +03:00
|
|
|
unsigned int pitch,
|
|
|
|
unsigned int rotation);
|
2014-11-24 19:28:11 +03:00
|
|
|
void intel_prepare_reset(struct drm_device *dev);
|
|
|
|
void intel_finish_reset(struct drm_device *dev);
|
2014-03-08 03:08:17 +04:00
|
|
|
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
|
|
|
|
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
|
2016-04-01 16:02:40 +03:00
|
|
|
void broxton_init_cdclk(struct drm_i915_private *dev_priv);
|
|
|
|
void broxton_uninit_cdclk(struct drm_i915_private *dev_priv);
|
2016-04-04 17:27:10 +03:00
|
|
|
bool broxton_cdclk_verify_state(struct drm_i915_private *dev_priv);
|
2016-04-01 16:02:40 +03:00
|
|
|
void broxton_ddi_phy_init(struct drm_i915_private *dev_priv);
|
|
|
|
void broxton_ddi_phy_uninit(struct drm_i915_private *dev_priv);
|
2016-04-04 17:27:10 +03:00
|
|
|
void broxton_ddi_phy_verify_state(struct drm_i915_private *dev_priv);
|
2016-04-20 20:27:56 +03:00
|
|
|
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
|
2014-11-24 11:07:44 +03:00
|
|
|
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
|
|
|
|
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
|
2016-04-20 20:27:57 +03:00
|
|
|
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
|
drm/i915/skl: Deinit/init the display at suspend/resume
We need to re-init the display hardware when going out of suspend. This
includes:
- Hooking the PCH to the reset logic
- Restoring CDCDLK
- Enabling the DDB power
Among those, only the CDCDLK one is a bit tricky. There's some
complexity in that:
- DPLL0 (which is the source for CDCLK) has two VCOs, each with a set
of supported frequencies. As eDP also uses DPLL0 for its link rate,
once DPLL0 is on, we restrict the possible eDP link rates the chosen
VCO.
- CDCLK also limits the bandwidth available to push pixels.
So, as a first step, this commit restore what the BIOS set, until I can
do more testing.
In case that's of interest for the reviewer, I've unit tested the
function that derives the decimal frequency field:
#include <stdio.h>
#include <stdint.h>
#include <assert.h>
#define ARRAY_SIZE(x) (sizeof(x) / sizeof(*(x)))
static const struct dpll_freq {
unsigned int freq;
unsigned int decimal;
} freqs[] = {
{ .freq = 308570, .decimal = 0b01001100111},
{ .freq = 337500, .decimal = 0b01010100001},
{ .freq = 432000, .decimal = 0b01101011110},
{ .freq = 450000, .decimal = 0b01110000010},
{ .freq = 540000, .decimal = 0b10000110110},
{ .freq = 617140, .decimal = 0b10011010000},
{ .freq = 675000, .decimal = 0b10101000100},
};
static void intbits(unsigned int v)
{
int i;
for(i = 10; i >= 0; i--)
putchar('0' + ((v >> i) & 1));
}
static unsigned int freq_decimal(unsigned int freq /* in kHz */)
{
return (freq - 1000) / 500;
}
static void test_freq(const struct dpll_freq *entry)
{
unsigned int decimal = freq_decimal(entry->freq);
printf("freq: %d, expected: ", entry->freq);
intbits(entry->decimal);
printf(", got: ");
intbits(decimal);
putchar('\n');
assert(decimal == entry->decimal);
}
int main(int argc, char **argv)
{
int i;
for (i = 0; i < ARRAY_SIZE(freqs); i++)
test_freq(&freqs[i]);
return 0;
}
v2:
- Rebase on top of -nightly
- Use (freq - 1000) / 500 for the decimal frequency (Ville)
- Fix setting the enable bit of HSW_NDE_RSTWRN_OPT (Ville)
- Rename skl_display_{resume,suspend} to skl_{init,uninit}_cdclk to
be consistent with the BXT code (Ville)
- Store boot CDCLK in ddi_pll_init (Ville)
- Merge dev_priv's skl_boot_cdclk into cdclk_freq
- Use LCPLL_PLL_LOCK instead of (1 << 30) (Ville)
- Replace various '0' by SKL_DPLL0 to be a bit more explicit that
we're programming DPLL0
- Busy poll the PCU before doing the frequency change. It takes about
3/4 cycles, each separated by 10us, to get the ACK from the CPU
(Ville)
v3:
- Restore dev_priv->skl_boot_cdclk, leaving unification with
dev_priv->cdclk_freq for a later patch (Daniel, Ville)
Reviewed-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Signed-off-by: Damien Lespiau <damien.lespiau@intel.com>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2015-05-21 18:37:48 +03:00
|
|
|
void skl_init_cdclk(struct drm_i915_private *dev_priv);
|
2015-10-20 15:43:12 +03:00
|
|
|
int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
|
drm/i915/skl: Deinit/init the display at suspend/resume
We need to re-init the display hardware when going out of suspend. This
includes:
- Hooking the PCH to the reset logic
- Restoring CDCDLK
- Enabling the DDB power
Among those, only the CDCDLK one is a bit tricky. There's some
complexity in that:
- DPLL0 (which is the source for CDCLK) has two VCOs, each with a set
of supported frequencies. As eDP also uses DPLL0 for its link rate,
once DPLL0 is on, we restrict the possible eDP link rates the chosen
VCO.
- CDCLK also limits the bandwidth available to push pixels.
So, as a first step, this commit restore what the BIOS set, until I can
do more testing.
In case that's of interest for the reviewer, I've unit tested the
function that derives the decimal frequency field:
#include <stdio.h>
#include <stdint.h>
#include <assert.h>
#define ARRAY_SIZE(x) (sizeof(x) / sizeof(*(x)))
static const struct dpll_freq {
unsigned int freq;
unsigned int decimal;
} freqs[] = {
{ .freq = 308570, .decimal = 0b01001100111},
{ .freq = 337500, .decimal = 0b01010100001},
{ .freq = 432000, .decimal = 0b01101011110},
{ .freq = 450000, .decimal = 0b01110000010},
{ .freq = 540000, .decimal = 0b10000110110},
{ .freq = 617140, .decimal = 0b10011010000},
{ .freq = 675000, .decimal = 0b10101000100},
};
static void intbits(unsigned int v)
{
int i;
for(i = 10; i >= 0; i--)
putchar('0' + ((v >> i) & 1));
}
static unsigned int freq_decimal(unsigned int freq /* in kHz */)
{
return (freq - 1000) / 500;
}
static void test_freq(const struct dpll_freq *entry)
{
unsigned int decimal = freq_decimal(entry->freq);
printf("freq: %d, expected: ", entry->freq);
intbits(entry->decimal);
printf(", got: ");
intbits(decimal);
putchar('\n');
assert(decimal == entry->decimal);
}
int main(int argc, char **argv)
{
int i;
for (i = 0; i < ARRAY_SIZE(freqs); i++)
test_freq(&freqs[i]);
return 0;
}
v2:
- Rebase on top of -nightly
- Use (freq - 1000) / 500 for the decimal frequency (Ville)
- Fix setting the enable bit of HSW_NDE_RSTWRN_OPT (Ville)
- Rename skl_display_{resume,suspend} to skl_{init,uninit}_cdclk to
be consistent with the BXT code (Ville)
- Store boot CDCLK in ddi_pll_init (Ville)
- Merge dev_priv's skl_boot_cdclk into cdclk_freq
- Use LCPLL_PLL_LOCK instead of (1 << 30) (Ville)
- Replace various '0' by SKL_DPLL0 to be a bit more explicit that
we're programming DPLL0
- Busy poll the PCU before doing the frequency change. It takes about
3/4 cycles, each separated by 10us, to get the ACK from the CPU
(Ville)
v3:
- Restore dev_priv->skl_boot_cdclk, leaving unification with
dev_priv->cdclk_freq for a later patch (Daniel, Ville)
Reviewed-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Signed-off-by: Damien Lespiau <damien.lespiau@intel.com>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2015-05-21 18:37:48 +03:00
|
|
|
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
|
2015-09-29 08:31:59 +03:00
|
|
|
void skl_enable_dc6(struct drm_i915_private *dev_priv);
|
|
|
|
void skl_disable_dc6(struct drm_i915_private *dev_priv);
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_dp_get_m_n(struct intel_crtc *crtc,
|
2015-01-15 15:55:21 +03:00
|
|
|
struct intel_crtc_state *pipe_config);
|
2015-02-13 13:02:59 +03:00
|
|
|
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
|
2013-09-24 22:48:31 +04:00
|
|
|
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
|
2015-03-06 04:29:25 +03:00
|
|
|
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
|
|
|
|
intel_clock_t *best_clock);
|
2015-06-22 23:35:51 +03:00
|
|
|
int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
|
|
|
|
|
2013-09-24 22:48:31 +04:00
|
|
|
bool intel_crtc_active(struct drm_crtc *crtc);
|
2013-10-01 19:02:17 +04:00
|
|
|
void hsw_enable_ips(struct intel_crtc *crtc);
|
|
|
|
void hsw_disable_ips(struct intel_crtc *crtc);
|
2014-03-04 21:22:57 +04:00
|
|
|
enum intel_display_power_domain
|
|
|
|
intel_display_port_power_domain(struct intel_encoder *intel_encoder);
|
2015-11-16 17:01:04 +03:00
|
|
|
enum intel_display_power_domain
|
|
|
|
intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
|
2014-02-12 03:28:57 +04:00
|
|
|
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
|
2015-01-15 15:55:21 +03:00
|
|
|
struct intel_crtc_state *pipe_config);
|
2015-06-22 10:50:32 +03:00
|
|
|
|
2015-07-13 17:30:15 +03:00
|
|
|
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
|
2015-04-27 23:48:39 +03:00
|
|
|
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
|
2012-01-03 20:05:39 +04:00
|
|
|
|
2015-10-30 14:26:15 +03:00
|
|
|
u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
|
|
|
|
struct drm_i915_gem_object *obj,
|
|
|
|
unsigned int plane);
|
2015-09-21 12:45:35 +03:00
|
|
|
|
2015-04-27 23:48:39 +03:00
|
|
|
u32 skl_plane_ctl_format(uint32_t pixel_format);
|
|
|
|
u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
|
|
|
|
u32 skl_plane_ctl_rotation(unsigned int rotation);
|
2015-03-23 14:10:37 +03:00
|
|
|
|
drm/i915/skl: Add support to load SKL CSR firmware.
Display Context Save and Restore support is needed for
various SKL Display C states like DC5, DC6.
This implementation is added based on first version of DMC CSR program
that we received from h/w team.
Here we are using request_firmware based design.
Finally this firmware should end up in linux-firmware tree.
For SKL platform its mandatory to ensure that we load this
csr program before enabling DC states like DC5/DC6.
As CSR program gets reset on various conditions, we should ensure
to load it during boot and in future change to be added to load
this system resume sequence too.
v1: Initial relese as RFC patch
v2: Design change as per Daniel, Damien and Shobit's review comments
request firmware method followed.
v3: Some optimization and functional changes.
Pulled register defines into drivers/gpu/drm/i915/i915_reg.h
Used kmemdup to allocate and duplicate firmware content.
Ensured to free allocated buffer.
v4: Modified as per review comments from Satheesh and Daniel
Removed temporary buffer.
Optimized number of writes by replacing I915_WRITE with I915_WRITE64.
v5:
Modified as per review comemnts from Damien.
- Changed name for functions and firmware.
- Introduced HAS_CSR.
- Reverted back previous change and used csr_buf with u8 size.
- Using cpu_to_be64 for endianness change.
Modified as per review comments from Imre.
- Modified registers and macro names to be a bit closer to bspec terminology
and the existing register naming in the driver.
- Early return for non SKL platforms in intel_load_csr_program function.
- Added locking around CSR program load function as it may be called
concurrently during system/runtime resume.
- Releasing the fw before loading the program for consistency
- Handled error path during f/w load.
v6: Modified as per review comments from Imre.
- Corrected out_freecsr sequence.
v7: Modified as per review comments from Imre.
Fail loading fw if fw->size%8!=0.
v8: Rebase to latest.
v9: Rebase on top of -nightly (Damien)
v10: Enabled support for dmc firmware ver 1.0.
According to ver 1.0 in a single binary package all the firmware's that are
required for different stepping's of the product will be stored. The package
contains the css header, followed by the package header and the actual dmc
firmwares. Package header contains the firmware/stepping mapping table and
the corresponding firmware offsets to the individual binaries, within the
package. Each individual program binary contains the header and the payload
sections whose size is specified in the header section. This changes are done
to extract the specific firmaware from the package. (Animesh)
v11: Modified as per review comemnts from Imre.
- Added code comment from bpec for header structure elements.
- Added __packed to avoid structure padding.
- Added helper functions for stepping and substepping info.
- Added code comment for CSR_MAX_FW_SIZE.
- Disabled BXT firmware loading, will be enabled with dmc 1.0 support.
- Changed skl_stepping_info based on bspec, earlier used from config DB.
- Removed duplicate call of cpu_to_be* from intel_csr_load_program function.
- Used cpu_to_be32 instead of cpu_to_be64 as firmware binary in dword aligned.
- Added sanity check for header length.
- Added sanity check for mmio address got from firmware binary.
- kmalloc done separately for dmc header and dmc firmware. (Animesh)
v12: Modified as per review comemnts from Imre.
- Corrected the typo error in skl stepping info structure.
- Added out-of-bound access for skl_stepping_info.
- Sanity check for mmio address modified.
- Sanity check added for stepping and substeppig.
- Modified the intel_dmc_info structure, cache only the required header info. (Animesh)
v13: clarify firmware load error message.
The reason for a firmware loading failure can be obscure if the driver
is built-in. Provide an explanation to the user about the likely reason for
the failure and how to resolve it. (Imre)
v14: Suggested by Jani.
- fix s/I915/CONFIG_DRM_I915/ typo
- add fw_path to the firmware object instead of using a static ptr (Jani)
v15:
1) Changed the firmware name as dmc_gen9.bin, everytime for a new firmware version a symbolic link
with same name will help not to build kernel again.
2) Changes done as per review comments from Imre.
- Error check removed for intel_csr_ucode_init.
- Moved csr-specific data structure to intel_csr.h and optimization done on structure definition.
- fw->data used directly for parsing the header info & memory allocation
only done separately for payload. (Animesh)
v16:
- No need for out_regs label in i915_driver_load(), so removed it.
- Changed the firmware name as skl_dmc_ver1.bin, followed naming convention <platform>_dmc_<api-version>.bin (Animesh)
Issue: VIZ-2569
Signed-off-by: A.Sunil Kamath <sunil.kamath@intel.com>
Signed-off-by: Damien Lespiau <damien.lespiau@intel.com>
Signed-off-by: Animesh Manna <animesh.manna@intel.com>
Signed-off-by: Imre Deak <imre.deak@intel.com>
Reviewed-by: Imre Deak <imre.deak@intel.com>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2015-05-04 15:58:44 +03:00
|
|
|
/* intel_csr.c */
|
2015-10-29 00:59:02 +03:00
|
|
|
void intel_csr_ucode_init(struct drm_i915_private *);
|
2016-03-04 22:57:41 +03:00
|
|
|
void intel_csr_load_program(struct drm_i915_private *);
|
2015-10-29 00:59:02 +03:00
|
|
|
void intel_csr_ucode_fini(struct drm_i915_private *);
|
2016-04-18 14:48:21 +03:00
|
|
|
void intel_csr_ucode_suspend(struct drm_i915_private *);
|
|
|
|
void intel_csr_ucode_resume(struct drm_i915_private *);
|
drm/i915/skl: Add support to load SKL CSR firmware.
Display Context Save and Restore support is needed for
various SKL Display C states like DC5, DC6.
This implementation is added based on first version of DMC CSR program
that we received from h/w team.
Here we are using request_firmware based design.
Finally this firmware should end up in linux-firmware tree.
For SKL platform its mandatory to ensure that we load this
csr program before enabling DC states like DC5/DC6.
As CSR program gets reset on various conditions, we should ensure
to load it during boot and in future change to be added to load
this system resume sequence too.
v1: Initial relese as RFC patch
v2: Design change as per Daniel, Damien and Shobit's review comments
request firmware method followed.
v3: Some optimization and functional changes.
Pulled register defines into drivers/gpu/drm/i915/i915_reg.h
Used kmemdup to allocate and duplicate firmware content.
Ensured to free allocated buffer.
v4: Modified as per review comments from Satheesh and Daniel
Removed temporary buffer.
Optimized number of writes by replacing I915_WRITE with I915_WRITE64.
v5:
Modified as per review comemnts from Damien.
- Changed name for functions and firmware.
- Introduced HAS_CSR.
- Reverted back previous change and used csr_buf with u8 size.
- Using cpu_to_be64 for endianness change.
Modified as per review comments from Imre.
- Modified registers and macro names to be a bit closer to bspec terminology
and the existing register naming in the driver.
- Early return for non SKL platforms in intel_load_csr_program function.
- Added locking around CSR program load function as it may be called
concurrently during system/runtime resume.
- Releasing the fw before loading the program for consistency
- Handled error path during f/w load.
v6: Modified as per review comments from Imre.
- Corrected out_freecsr sequence.
v7: Modified as per review comments from Imre.
Fail loading fw if fw->size%8!=0.
v8: Rebase to latest.
v9: Rebase on top of -nightly (Damien)
v10: Enabled support for dmc firmware ver 1.0.
According to ver 1.0 in a single binary package all the firmware's that are
required for different stepping's of the product will be stored. The package
contains the css header, followed by the package header and the actual dmc
firmwares. Package header contains the firmware/stepping mapping table and
the corresponding firmware offsets to the individual binaries, within the
package. Each individual program binary contains the header and the payload
sections whose size is specified in the header section. This changes are done
to extract the specific firmaware from the package. (Animesh)
v11: Modified as per review comemnts from Imre.
- Added code comment from bpec for header structure elements.
- Added __packed to avoid structure padding.
- Added helper functions for stepping and substepping info.
- Added code comment for CSR_MAX_FW_SIZE.
- Disabled BXT firmware loading, will be enabled with dmc 1.0 support.
- Changed skl_stepping_info based on bspec, earlier used from config DB.
- Removed duplicate call of cpu_to_be* from intel_csr_load_program function.
- Used cpu_to_be32 instead of cpu_to_be64 as firmware binary in dword aligned.
- Added sanity check for header length.
- Added sanity check for mmio address got from firmware binary.
- kmalloc done separately for dmc header and dmc firmware. (Animesh)
v12: Modified as per review comemnts from Imre.
- Corrected the typo error in skl stepping info structure.
- Added out-of-bound access for skl_stepping_info.
- Sanity check for mmio address modified.
- Sanity check added for stepping and substeppig.
- Modified the intel_dmc_info structure, cache only the required header info. (Animesh)
v13: clarify firmware load error message.
The reason for a firmware loading failure can be obscure if the driver
is built-in. Provide an explanation to the user about the likely reason for
the failure and how to resolve it. (Imre)
v14: Suggested by Jani.
- fix s/I915/CONFIG_DRM_I915/ typo
- add fw_path to the firmware object instead of using a static ptr (Jani)
v15:
1) Changed the firmware name as dmc_gen9.bin, everytime for a new firmware version a symbolic link
with same name will help not to build kernel again.
2) Changes done as per review comments from Imre.
- Error check removed for intel_csr_ucode_init.
- Moved csr-specific data structure to intel_csr.h and optimization done on structure definition.
- fw->data used directly for parsing the header info & memory allocation
only done separately for payload. (Animesh)
v16:
- No need for out_regs label in i915_driver_load(), so removed it.
- Changed the firmware name as skl_dmc_ver1.bin, followed naming convention <platform>_dmc_<api-version>.bin (Animesh)
Issue: VIZ-2569
Signed-off-by: A.Sunil Kamath <sunil.kamath@intel.com>
Signed-off-by: Damien Lespiau <damien.lespiau@intel.com>
Signed-off-by: Animesh Manna <animesh.manna@intel.com>
Signed-off-by: Imre Deak <imre.deak@intel.com>
Reviewed-by: Imre Deak <imre.deak@intel.com>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2015-05-04 15:58:44 +03:00
|
|
|
|
2013-09-24 20:52:53 +04:00
|
|
|
/* intel_dp.c */
|
drm/i915: Type safe register read/write
Make I915_READ and I915_WRITE more type safe by wrapping the register
offset in a struct. This should eliminate most of the fumbles we've had
with misplaced parens.
This only takes care of normal mmio registers. We could extend the idea
to other register types and define each with its own struct. That way
you wouldn't be able to accidentally pass the wrong thing to a specific
register access function.
The gpio_reg setup is probably the ugliest thing left. But I figure I'd
just leave it for now, and wait for some divine inspiration to strike
before making it nice.
As for the generated code, it's actually a bit better sometimes. Eg.
looking at i915_irq_handler(), we can see the following change:
lea 0x70024(%rdx,%rax,1),%r9d
mov $0x1,%edx
- movslq %r9d,%r9
- mov %r9,%rsi
- mov %r9,-0x58(%rbp)
- callq *0xd8(%rbx)
+ mov %r9d,%esi
+ mov %r9d,-0x48(%rbp)
callq *0xd8(%rbx)
So previously gcc thought the register offset might be signed and
decided to sign extend it, just in case. The rest appears to be
mostly just minor shuffling of instructions.
v2: i915_mmio_reg_{offset,equal,valid}() helpers added
s/_REG/_MMIO/ in the register defines
mo more switch statements left to worry about
ring_emit stuff got sorted in a prep patch
cmd parser, lrc context and w/a batch buildup also in prep patch
vgpu stuff cleaned up and moved to a prep patch
all other unrelated changes split out
v3: Rebased due to BXT DSI/BLC, MOCS, etc.
v4: Rebased due to churn, s/i915_mmio_reg_t/i915_reg_t/
Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Reviewed-by: Chris Wilson <chris@chris-wilson.co.uk>
Link: http://patchwork.freedesktop.org/patch/msgid/1447853606-2751-1-git-send-email-ville.syrjala@linux.intel.com
2015-11-18 16:33:26 +03:00
|
|
|
void intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
|
2013-09-24 22:48:31 +04:00
|
|
|
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
|
|
|
|
struct intel_connector *intel_connector);
|
2015-08-17 18:05:12 +03:00
|
|
|
void intel_dp_set_link_params(struct intel_dp *intel_dp,
|
|
|
|
const struct intel_crtc_state *pipe_config);
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_dp_start_link_train(struct intel_dp *intel_dp);
|
|
|
|
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
|
|
|
|
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
|
2016-04-18 10:04:21 +03:00
|
|
|
void intel_dp_encoder_reset(struct drm_encoder *encoder);
|
|
|
|
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
|
2014-01-24 19:36:17 +04:00
|
|
|
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
|
2013-09-24 22:48:31 +04:00
|
|
|
bool intel_dp_compute_config(struct intel_encoder *encoder,
|
2015-01-15 15:55:21 +03:00
|
|
|
struct intel_crtc_state *pipe_config);
|
2013-11-01 20:22:39 +04:00
|
|
|
bool intel_dp_is_edp(struct drm_device *dev, enum port port);
|
2015-01-23 08:00:31 +03:00
|
|
|
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
|
|
|
|
bool long_hpd);
|
2014-01-17 17:39:48 +04:00
|
|
|
void intel_edp_backlight_on(struct intel_dp *intel_dp);
|
|
|
|
void intel_edp_backlight_off(struct intel_dp *intel_dp);
|
2014-03-17 18:43:36 +04:00
|
|
|
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
|
2014-01-17 17:39:48 +04:00
|
|
|
void intel_edp_panel_on(struct intel_dp *intel_dp);
|
|
|
|
void intel_edp_panel_off(struct intel_dp *intel_dp);
|
2014-05-02 08:02:48 +04:00
|
|
|
void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
|
|
|
|
void intel_dp_mst_suspend(struct drm_device *dev);
|
|
|
|
void intel_dp_mst_resume(struct drm_device *dev);
|
2015-03-12 18:10:34 +03:00
|
|
|
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
|
2015-03-12 18:10:36 +03:00
|
|
|
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
|
2014-05-02 08:02:48 +04:00
|
|
|
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
|
2014-09-04 15:54:56 +04:00
|
|
|
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
|
2014-11-14 19:52:28 +03:00
|
|
|
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
|
2014-12-23 21:41:51 +03:00
|
|
|
void intel_plane_destroy(struct drm_plane *plane);
|
2015-01-22 12:47:40 +03:00
|
|
|
void intel_edp_drrs_enable(struct intel_dp *intel_dp);
|
|
|
|
void intel_edp_drrs_disable(struct intel_dp *intel_dp);
|
2015-01-09 23:55:59 +03:00
|
|
|
void intel_edp_drrs_invalidate(struct drm_device *dev,
|
|
|
|
unsigned frontbuffer_bits);
|
|
|
|
void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
|
drm/i915: Check live status before reading edid
The Bspec is very clear that Live status must be checked about before
trying to read EDID over DDC channel. This patch makes sure that HDMI
EDID is read only when live status is up.
The live status doesn't seem to perform very consistent across various
platforms when tested with different monitors. The reason behind that is
some monitors are late to provide right voltage to set live_status up.
So, after getting the interrupt, for a small duration, live status reg
fluctuates, and then settles down showing the correct staus.
This is explained here in, in a rough way:
HPD line ________________
|\ T1 = Monitor Hotplug causing IRQ
| \______________________________________
| |
| |
| | T2 = Live status is stable
| | _____________________________________
| | /|
Live status _____________|_|/ |
| | |
| | |
| | |
T0 T1 T2
(Between T1 and T2 Live status fluctuates or can be even low, depending on
the monitor)
After several experiments, we have concluded that a max delay
of 30ms is enough to allow the live status to settle down with
most of the monitors. This total delay of 30ms has been split into
a resolution of 3 retries of 10ms each, for the better cases.
This delay is kept at 30ms, keeping in consideration that, HDCP compliance
expect the HPD handler to respond a plug out in 100ms, by disabling port.
v2: Adding checks for VLV/CHV as well. Reusing old ibx and g4x functions
to check digital port status. Adding a separate function to get bxt live
status (Daniel)
v3: Using intel_encoder->hpd_pin to check the live status (Siva)
Moving the live status read to intel_hdmi_probe and passing parameter
to read/not to read the edid. (me)
v4:
* Added live status check for all platforms using
intel_digital_port_connected.
* Rebased on top of Jani's DP cleanup series
* Some monitors take time in setting the live status. So retry for few
times if this is a connect HPD
v5: Removed extra "drm/i915" from commit message. Adding Shashank's sob
which was missed.
v6: Drop the (!detect_edid && !live_status check) check because for DDI
ports which are enumerated as hdmi as well as DP, we don't have a
mechanism to differentiate between DP and hdmi inside the encoder's
hot_plug. This leads to call to the hdmi's hot_plug hook for DP as well
as hdmi which leads to issues during unplug because of the above check.
v7: Make intel_digital_port_connected global in this patch, some
reformatting of while loop, adding a print when live status is not
up. (Rodrigo)
v8: Rebase it on nightly which involved skipping the hot_plug hook for now
and letting the live_status check happen in detect until the hpd handling
part is finalized (Daniel)
Signed-off-by: Shashank Sharma <shashank.sharma@intel.com>
Signed-off-by: Sonika Jindal <sonika.jindal@intel.com>
Reviewed-by: Rodrigo Vivi <rodrigo.vivi@intel.com>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2015-09-15 07:14:20 +03:00
|
|
|
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
|
|
|
|
struct intel_digital_port *port);
|
2014-11-14 19:52:28 +03:00
|
|
|
|
2015-10-23 13:01:48 +03:00
|
|
|
void
|
|
|
|
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
|
|
|
|
uint8_t dp_train_pat);
|
|
|
|
void
|
|
|
|
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
|
|
|
|
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
|
|
|
|
uint8_t
|
|
|
|
intel_dp_voltage_max(struct intel_dp *intel_dp);
|
|
|
|
uint8_t
|
|
|
|
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
|
|
|
|
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
|
|
|
|
uint8_t *link_bw, uint8_t *rate_select);
|
2015-10-23 13:01:50 +03:00
|
|
|
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
|
2015-10-23 13:01:48 +03:00
|
|
|
bool
|
|
|
|
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
|
|
|
|
|
2016-04-05 17:10:52 +03:00
|
|
|
/* intel_dp_aux_backlight.c */
|
|
|
|
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
|
|
|
|
|
2014-05-02 08:02:48 +04:00
|
|
|
/* intel_dp_mst.c */
|
|
|
|
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
|
|
|
|
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
|
2013-09-24 20:52:53 +04:00
|
|
|
/* intel_dsi.c */
|
2014-05-28 15:30:56 +04:00
|
|
|
void intel_dsi_init(struct drm_device *dev);
|
2013-09-24 20:52:53 +04:00
|
|
|
|
|
|
|
|
|
|
|
/* intel_dvo.c */
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_dvo_init(struct drm_device *dev);
|
2013-09-24 20:52:53 +04:00
|
|
|
|
|
|
|
|
2013-10-08 19:44:49 +04:00
|
|
|
/* legacy fbdev emulation in intel_fbdev.c */
|
2015-08-10 14:34:08 +03:00
|
|
|
#ifdef CONFIG_DRM_FBDEV_EMULATION
|
2013-10-09 11:18:51 +04:00
|
|
|
extern int intel_fbdev_init(struct drm_device *dev);
|
2015-11-06 16:08:33 +03:00
|
|
|
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
|
2013-10-09 11:18:51 +04:00
|
|
|
extern void intel_fbdev_fini(struct drm_device *dev);
|
2014-08-13 16:09:46 +04:00
|
|
|
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
|
2013-10-08 19:44:49 +04:00
|
|
|
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
|
|
|
|
extern void intel_fbdev_restore_mode(struct drm_device *dev);
|
2013-10-09 11:18:51 +04:00
|
|
|
#else
|
|
|
|
static inline int intel_fbdev_init(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
2013-09-24 20:52:53 +04:00
|
|
|
|
2015-11-06 16:08:33 +03:00
|
|
|
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
|
2013-10-09 11:18:51 +04:00
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void intel_fbdev_fini(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2014-08-13 16:09:46 +04:00
|
|
|
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
|
2013-10-09 11:18:51 +04:00
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2013-10-08 19:44:49 +04:00
|
|
|
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
|
2013-10-09 11:18:51 +04:00
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif
|
2013-09-24 20:52:53 +04:00
|
|
|
|
2014-12-08 19:09:10 +03:00
|
|
|
/* intel_fbc.c */
|
2016-01-19 16:35:50 +03:00
|
|
|
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
|
|
|
|
struct drm_atomic_state *state);
|
2015-10-14 23:45:36 +03:00
|
|
|
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
|
2016-01-19 16:35:44 +03:00
|
|
|
void intel_fbc_pre_update(struct intel_crtc *crtc);
|
|
|
|
void intel_fbc_post_update(struct intel_crtc *crtc);
|
2014-12-08 19:09:10 +03:00
|
|
|
void intel_fbc_init(struct drm_i915_private *dev_priv);
|
2016-01-19 16:35:48 +03:00
|
|
|
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
|
2015-10-15 16:44:46 +03:00
|
|
|
void intel_fbc_enable(struct intel_crtc *crtc);
|
2016-01-19 16:35:46 +03:00
|
|
|
void intel_fbc_disable(struct intel_crtc *crtc);
|
|
|
|
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
|
2015-02-13 22:23:46 +03:00
|
|
|
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
|
|
|
|
unsigned int frontbuffer_bits,
|
|
|
|
enum fb_op_origin origin);
|
|
|
|
void intel_fbc_flush(struct drm_i915_private *dev_priv,
|
2015-07-14 22:29:10 +03:00
|
|
|
unsigned int frontbuffer_bits, enum fb_op_origin origin);
|
2015-07-07 21:26:04 +03:00
|
|
|
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
|
2014-12-08 19:09:10 +03:00
|
|
|
|
2013-09-24 20:52:53 +04:00
|
|
|
/* intel_hdmi.c */
|
drm/i915: Type safe register read/write
Make I915_READ and I915_WRITE more type safe by wrapping the register
offset in a struct. This should eliminate most of the fumbles we've had
with misplaced parens.
This only takes care of normal mmio registers. We could extend the idea
to other register types and define each with its own struct. That way
you wouldn't be able to accidentally pass the wrong thing to a specific
register access function.
The gpio_reg setup is probably the ugliest thing left. But I figure I'd
just leave it for now, and wait for some divine inspiration to strike
before making it nice.
As for the generated code, it's actually a bit better sometimes. Eg.
looking at i915_irq_handler(), we can see the following change:
lea 0x70024(%rdx,%rax,1),%r9d
mov $0x1,%edx
- movslq %r9d,%r9
- mov %r9,%rsi
- mov %r9,-0x58(%rbp)
- callq *0xd8(%rbx)
+ mov %r9d,%esi
+ mov %r9d,-0x48(%rbp)
callq *0xd8(%rbx)
So previously gcc thought the register offset might be signed and
decided to sign extend it, just in case. The rest appears to be
mostly just minor shuffling of instructions.
v2: i915_mmio_reg_{offset,equal,valid}() helpers added
s/_REG/_MMIO/ in the register defines
mo more switch statements left to worry about
ring_emit stuff got sorted in a prep patch
cmd parser, lrc context and w/a batch buildup also in prep patch
vgpu stuff cleaned up and moved to a prep patch
all other unrelated changes split out
v3: Rebased due to BXT DSI/BLC, MOCS, etc.
v4: Rebased due to churn, s/i915_mmio_reg_t/i915_reg_t/
Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Reviewed-by: Chris Wilson <chris@chris-wilson.co.uk>
Link: http://patchwork.freedesktop.org/patch/msgid/1447853606-2751-1-git-send-email-ville.syrjala@linux.intel.com
2015-11-18 16:33:26 +03:00
|
|
|
void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
|
|
|
|
struct intel_connector *intel_connector);
|
|
|
|
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
|
|
|
|
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
|
2015-01-15 15:55:21 +03:00
|
|
|
struct intel_crtc_state *pipe_config);
|
2013-09-24 20:52:53 +04:00
|
|
|
|
|
|
|
|
|
|
|
/* intel_lvds.c */
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_lvds_init(struct drm_device *dev);
|
|
|
|
bool intel_is_dual_link_lvds(struct drm_device *dev);
|
2013-09-24 20:52:53 +04:00
|
|
|
|
|
|
|
|
|
|
|
/* intel_modes.c */
|
|
|
|
int intel_connector_update_modes(struct drm_connector *connector,
|
2013-09-24 22:48:31 +04:00
|
|
|
struct edid *edid);
|
2013-09-24 20:52:53 +04:00
|
|
|
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_attach_force_audio_property(struct drm_connector *connector);
|
|
|
|
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
|
2015-09-25 16:39:30 +03:00
|
|
|
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
|
2013-09-24 20:52:53 +04:00
|
|
|
|
|
|
|
|
|
|
|
/* intel_overlay.c */
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_setup_overlay(struct drm_device *dev);
|
|
|
|
void intel_cleanup_overlay(struct drm_device *dev);
|
|
|
|
int intel_overlay_switch_off(struct intel_overlay *overlay);
|
|
|
|
int intel_overlay_put_image(struct drm_device *dev, void *data,
|
|
|
|
struct drm_file *file_priv);
|
|
|
|
int intel_overlay_attrs(struct drm_device *dev, void *data,
|
|
|
|
struct drm_file *file_priv);
|
2014-11-26 18:07:29 +03:00
|
|
|
void intel_overlay_reset(struct drm_i915_private *dev_priv);
|
2013-09-24 20:52:53 +04:00
|
|
|
|
|
|
|
|
|
|
|
/* intel_panel.c */
|
2013-09-24 22:48:31 +04:00
|
|
|
int intel_panel_init(struct intel_panel *panel,
|
2014-02-11 12:56:36 +04:00
|
|
|
struct drm_display_mode *fixed_mode,
|
|
|
|
struct drm_display_mode *downclock_mode);
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_panel_fini(struct intel_panel *panel);
|
|
|
|
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
|
|
|
|
struct drm_display_mode *adjusted_mode);
|
|
|
|
void intel_pch_panel_fitting(struct intel_crtc *crtc,
|
2015-01-15 15:55:21 +03:00
|
|
|
struct intel_crtc_state *pipe_config,
|
2013-09-24 22:48:31 +04:00
|
|
|
int fitting_mode);
|
|
|
|
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
|
2015-01-15 15:55:21 +03:00
|
|
|
struct intel_crtc_state *pipe_config,
|
2013-09-24 22:48:31 +04:00
|
|
|
int fitting_mode);
|
2014-06-24 19:27:40 +04:00
|
|
|
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
|
|
|
|
u32 level, u32 max);
|
2014-11-07 12:16:02 +03:00
|
|
|
int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
|
2013-10-31 20:55:49 +04:00
|
|
|
void intel_panel_enable_backlight(struct intel_connector *connector);
|
|
|
|
void intel_panel_disable_backlight(struct intel_connector *connector);
|
2013-11-08 18:48:53 +04:00
|
|
|
void intel_panel_destroy_backlight(struct drm_connector *connector);
|
2013-09-24 22:48:31 +04:00
|
|
|
enum drm_connector_status intel_panel_detect(struct drm_device *dev);
|
2013-12-10 12:07:36 +04:00
|
|
|
extern struct drm_display_mode *intel_find_panel_downclock(
|
|
|
|
struct drm_device *dev,
|
|
|
|
struct drm_display_mode *fixed_mode,
|
|
|
|
struct drm_connector *connector);
|
2014-11-07 16:19:46 +03:00
|
|
|
void intel_backlight_register(struct drm_device *dev);
|
|
|
|
void intel_backlight_unregister(struct drm_device *dev);
|
|
|
|
|
2013-09-24 20:52:53 +04:00
|
|
|
|
2014-11-14 19:52:28 +03:00
|
|
|
/* intel_psr.c */
|
|
|
|
void intel_psr_enable(struct intel_dp *intel_dp);
|
|
|
|
void intel_psr_disable(struct intel_dp *intel_dp);
|
|
|
|
void intel_psr_invalidate(struct drm_device *dev,
|
2015-06-18 11:30:27 +03:00
|
|
|
unsigned frontbuffer_bits);
|
2014-11-14 19:52:28 +03:00
|
|
|
void intel_psr_flush(struct drm_device *dev,
|
2015-07-09 02:21:31 +03:00
|
|
|
unsigned frontbuffer_bits,
|
|
|
|
enum fb_op_origin origin);
|
2014-11-14 19:52:28 +03:00
|
|
|
void intel_psr_init(struct drm_device *dev);
|
2015-06-18 11:30:27 +03:00
|
|
|
void intel_psr_single_frame_update(struct drm_device *dev,
|
|
|
|
unsigned frontbuffer_bits);
|
2014-11-14 19:52:28 +03:00
|
|
|
|
2014-09-30 12:56:38 +04:00
|
|
|
/* intel_runtime_pm.c */
|
|
|
|
int intel_power_domains_init(struct drm_i915_private *);
|
2014-09-30 12:56:39 +04:00
|
|
|
void intel_power_domains_fini(struct drm_i915_private *);
|
2015-11-17 18:33:53 +03:00
|
|
|
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
|
|
|
|
void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
|
2016-04-01 16:02:42 +03:00
|
|
|
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
|
|
|
|
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
|
2014-09-30 12:56:39 +04:00
|
|
|
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
|
2015-11-20 18:55:33 +03:00
|
|
|
const char *
|
|
|
|
intel_display_power_domain_str(enum intel_display_power_domain domain);
|
2014-09-30 12:56:38 +04:00
|
|
|
|
2014-09-30 12:56:39 +04:00
|
|
|
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
|
|
|
|
enum intel_display_power_domain domain);
|
|
|
|
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
|
|
|
|
enum intel_display_power_domain domain);
|
2014-09-30 12:56:38 +04:00
|
|
|
void intel_display_power_get(struct drm_i915_private *dev_priv,
|
|
|
|
enum intel_display_power_domain domain);
|
2016-02-17 15:17:42 +03:00
|
|
|
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
|
|
|
|
enum intel_display_power_domain domain);
|
2014-09-30 12:56:38 +04:00
|
|
|
void intel_display_power_put(struct drm_i915_private *dev_priv,
|
|
|
|
enum intel_display_power_domain domain);
|
2015-12-15 21:10:33 +03:00
|
|
|
|
|
|
|
static inline void
|
|
|
|
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
WARN_ONCE(dev_priv->pm.suspended,
|
|
|
|
"Device suspended during HW access\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
assert_rpm_device_not_suspended(dev_priv);
|
2016-01-05 19:54:07 +03:00
|
|
|
/* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
|
|
|
|
* too much noise. */
|
|
|
|
if (!atomic_read(&dev_priv->pm.wakeref_count))
|
|
|
|
DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
|
2015-12-15 21:10:33 +03:00
|
|
|
}
|
|
|
|
|
2015-12-15 21:10:37 +03:00
|
|
|
static inline int
|
|
|
|
assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
int seq = atomic_read(&dev_priv->pm.atomic_seq);
|
|
|
|
|
|
|
|
assert_rpm_wakelock_held(dev_priv);
|
|
|
|
|
|
|
|
return seq;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
|
|
|
|
{
|
|
|
|
WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
|
|
|
|
"HW access outside of RPM atomic section\n");
|
|
|
|
}
|
|
|
|
|
2015-12-16 03:52:19 +03:00
|
|
|
/**
|
|
|
|
* disable_rpm_wakeref_asserts - disable the RPM assert checks
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
*
|
|
|
|
* This function disable asserts that check if we hold an RPM wakelock
|
|
|
|
* reference, while keeping the device-not-suspended checks still enabled.
|
|
|
|
* It's meant to be used only in special circumstances where our rule about
|
|
|
|
* the wakelock refcount wrt. the device power state doesn't hold. According
|
|
|
|
* to this rule at any point where we access the HW or want to keep the HW in
|
|
|
|
* an active state we must hold an RPM wakelock reference acquired via one of
|
|
|
|
* the intel_runtime_pm_get() helpers. Currently there are a few special spots
|
|
|
|
* where this rule doesn't hold: the IRQ and suspend/resume handlers, the
|
|
|
|
* forcewake release timer, and the GPU RPS and hangcheck works. All other
|
|
|
|
* users should avoid using this function.
|
|
|
|
*
|
|
|
|
* Any calls to this function must have a symmetric call to
|
|
|
|
* enable_rpm_wakeref_asserts().
|
|
|
|
*/
|
|
|
|
static inline void
|
|
|
|
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
atomic_inc(&dev_priv->pm.wakeref_count);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* enable_rpm_wakeref_asserts - re-enable the RPM assert checks
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
*
|
|
|
|
* This function re-enables the RPM assert checks after disabling them with
|
|
|
|
* disable_rpm_wakeref_asserts. It's meant to be used only in special
|
|
|
|
* circumstances otherwise its use should be avoided.
|
|
|
|
*
|
|
|
|
* Any calls to this function must have a symmetric call to
|
|
|
|
* disable_rpm_wakeref_asserts().
|
|
|
|
*/
|
|
|
|
static inline void
|
|
|
|
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
atomic_dec(&dev_priv->pm.wakeref_count);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* TODO: convert users of these to rely instead on proper RPM refcounting */
|
|
|
|
#define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
|
|
|
|
disable_rpm_wakeref_asserts(dev_priv)
|
|
|
|
|
|
|
|
#define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
|
|
|
|
enable_rpm_wakeref_asserts(dev_priv)
|
|
|
|
|
2014-09-30 12:56:38 +04:00
|
|
|
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
|
2016-02-17 15:17:42 +03:00
|
|
|
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
|
2014-09-30 12:56:38 +04:00
|
|
|
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
|
|
|
|
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
|
|
|
|
|
2014-09-30 12:56:40 +04:00
|
|
|
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
|
|
|
|
|
2015-07-08 23:45:54 +03:00
|
|
|
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
|
|
|
|
bool override, unsigned int mask);
|
drm/i915: Trick CL2 into life on CHV when using pipe B with port B
Normmally the common lane in a PHY channel gets powered up when some
of the data lanes get powered up. But when we're driving port B with
pipe B we don't want to enabled any of the data lanes, and just want
the DPLL in the common lane to be active.
To make that happens we have to temporarily enable some data lanes
after which we can access the DPLL registers in the common lane. Once
the pipe is up and running we can drop the power override on the data
lanes allowing them to shut down. From this point forward the common
lane will in fact stay powered on until the data lanes in the other
channel get powered down.
Ville's extended explanation from the review thread:
On Wed, Aug 19, 2015 at 07:47:41AM +0530, Deepak wrote:
> One Q, why only for port B? Port C is also in same common lane right?
Port B is in the first PHY channel which also houses CL1. CL1 always
powers up whenever any lanes in either PHY channel are powered up.
CL2 only powers up if lanes in the second channel (ie. the one with
port C) powers up.
So in this scenario (pipe B->port B) we want the DPLL from CL2, but
ideally we only want to power up the lanes for port B. Powering up
port B lanes will only power up CL1, but as we need CL2 instead we
need to, temporarily, power up some lanes in port C as well.
Crossing the streams the other way (pipe A->port C) is not a problem
since CL1 powers up whenever anything else powers up. So powering up
some port C lanes is enough on its own to make the CL1 DPLL
operational, even though CL1 and the lanes live in separate channels.
Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Reviewed-by: Deepak S <deepak.s@linux.intel.com>
[danvet: Amend commit message with extended explanation.]
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2015-07-08 23:45:55 +03:00
|
|
|
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
|
|
|
|
enum dpio_channel ch, bool override);
|
2015-07-08 23:45:54 +03:00
|
|
|
|
|
|
|
|
2013-09-24 20:52:53 +04:00
|
|
|
/* intel_pm.c */
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_init_clock_gating(struct drm_device *dev);
|
|
|
|
void intel_suspend_hw(struct drm_device *dev);
|
2014-05-13 18:30:26 +04:00
|
|
|
int ilk_wm_max_level(const struct drm_device *dev);
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_update_watermarks(struct drm_crtc *crtc);
|
|
|
|
void intel_init_pm(struct drm_device *dev);
|
2016-03-16 14:38:54 +03:00
|
|
|
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
|
2013-12-06 13:17:53 +04:00
|
|
|
void intel_pm_setup(struct drm_device *dev);
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
|
|
|
|
void intel_gpu_ips_teardown(void);
|
2014-03-31 16:10:44 +04:00
|
|
|
void intel_init_gt_powersave(struct drm_device *dev);
|
|
|
|
void intel_cleanup_gt_powersave(struct drm_device *dev);
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_enable_gt_powersave(struct drm_device *dev);
|
|
|
|
void intel_disable_gt_powersave(struct drm_device *dev);
|
2014-06-12 19:35:45 +04:00
|
|
|
void intel_suspend_gt_powersave(struct drm_device *dev);
|
2014-04-14 21:24:29 +04:00
|
|
|
void intel_reset_gt_powersave(struct drm_device *dev);
|
2013-08-19 20:18:09 +04:00
|
|
|
void gen6_update_ring_freq(struct drm_device *dev);
|
2015-03-18 12:48:22 +03:00
|
|
|
void gen6_rps_busy(struct drm_i915_private *dev_priv);
|
|
|
|
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
|
2013-10-08 21:39:29 +04:00
|
|
|
void gen6_rps_idle(struct drm_i915_private *dev_priv);
|
2015-04-07 18:20:32 +03:00
|
|
|
void gen6_rps_boost(struct drm_i915_private *dev_priv,
|
2015-04-27 15:41:24 +03:00
|
|
|
struct intel_rps_client *rps,
|
|
|
|
unsigned long submitted);
|
2015-04-07 18:20:31 +03:00
|
|
|
void intel_queue_rps_boost_for_request(struct drm_device *dev,
|
2015-05-21 15:21:25 +03:00
|
|
|
struct drm_i915_gem_request *req);
|
2015-06-24 22:00:03 +03:00
|
|
|
void vlv_wm_get_hw_state(struct drm_device *dev);
|
2013-10-14 15:55:24 +04:00
|
|
|
void ilk_wm_get_hw_state(struct drm_device *dev);
|
2014-11-04 20:06:45 +03:00
|
|
|
void skl_wm_get_hw_state(struct drm_device *dev);
|
2014-11-04 20:06:52 +03:00
|
|
|
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
|
|
|
|
struct skl_ddb_allocation *ddb /* out */);
|
2015-06-03 15:45:11 +03:00
|
|
|
uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
|
drm/i915: Add two-stage ILK-style watermark programming (v11)
In addition to calculating final watermarks, let's also pre-calculate a
set of intermediate watermark values at atomic check time. These
intermediate watermarks are a combination of the watermarks for the old
state and the new state; they should satisfy the requirements of both
states which means they can be programmed immediately when we commit the
atomic state (without waiting for a vblank). Once the vblank does
happen, we can then re-program watermarks to the more optimal final
value.
v2: Significant rebasing/rewriting.
v3:
- Move 'need_postvbl_update' flag to CRTC state (Daniel)
- Don't forget to check intermediate watermark values for validity
(Maarten)
- Don't due async watermark optimization; just do it at the end of the
atomic transaction, after waiting for vblanks. We do want it to be
async eventually, but adding that now will cause more trouble for
Maarten's in-progress work. (Maarten)
- Don't allocate space in crtc_state for intermediate watermarks on
platforms that don't need it (gen9+).
- Move WaCxSRDisabledForSpriteScaling:ivb into intel_begin_crtc_commit
now that ilk_update_wm is gone.
v4:
- Add a wm_mutex to cover updates to intel_crtc->active and the
need_postvbl_update flag. Since we don't have async yet it isn't
terribly important yet, but might as well add it now.
- Change interface to program watermarks. Platforms will now expose
.initial_watermarks() and .optimize_watermarks() functions to do
watermark programming. These should lock wm_mutex, copy the
appropriate state values into intel_crtc->active, and then call
the internal program watermarks function.
v5:
- Skip intermediate watermark calculation/check during initial hardware
readout since we don't trust the existing HW values (and don't have
valid values of our own yet).
- Don't try to call .optimize_watermarks() on platforms that don't have
atomic watermarks yet. (Maarten)
v6:
- Rebase
v7:
- Further rebase
v8:
- A few minor indentation and line length fixes
v9:
- Yet another rebase since Maarten's patches reworked a bunch of the
code (wm_pre, wm_post, etc.) that this was previously based on.
v10:
- Move wm_mutex to dev_priv to protect against racing commits against
disjoint CRTC sets. (Maarten)
- Drop unnecessary clearing of cstate->wm.need_postvbl_update (Maarten)
v11:
- Now that we've moved to atomic watermark updates, make sure we call
the proper function to program watermarks in
{ironlake,haswell}_crtc_enable(); the failure to do so on the
previous patch iteration led to us not actually programming the
watermarks before turning on the CRTC, which was the cause of the
underruns that the CI system was seeing.
- Fix inverted logic for determining when to optimize watermarks. We
were needlessly optimizing when the intermediate/optimal values were
the same (harmless), but not actually optimizing when they differed
(also harmless, but wasteful from a power/bandwidth perspective).
Cc: Maarten Lankhorst <maarten.lankhorst@linux.intel.com>
Signed-off-by: Matt Roper <matthew.d.roper@intel.com>
Reviewed-by: Maarten Lankhorst <maarten.lankhorst@linux.intel.com>
Link: http://patchwork.freedesktop.org/patch/msgid/1456276813-5689-1-git-send-email-matthew.d.roper@intel.com
2016-02-24 04:20:13 +03:00
|
|
|
bool ilk_disable_lp_wm(struct drm_device *dev);
|
2016-02-05 21:43:29 +03:00
|
|
|
int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6);
|
2012-05-09 22:37:31 +04:00
|
|
|
|
2013-09-24 20:52:53 +04:00
|
|
|
/* intel_sdvo.c */
|
drm/i915: Type safe register read/write
Make I915_READ and I915_WRITE more type safe by wrapping the register
offset in a struct. This should eliminate most of the fumbles we've had
with misplaced parens.
This only takes care of normal mmio registers. We could extend the idea
to other register types and define each with its own struct. That way
you wouldn't be able to accidentally pass the wrong thing to a specific
register access function.
The gpio_reg setup is probably the ugliest thing left. But I figure I'd
just leave it for now, and wait for some divine inspiration to strike
before making it nice.
As for the generated code, it's actually a bit better sometimes. Eg.
looking at i915_irq_handler(), we can see the following change:
lea 0x70024(%rdx,%rax,1),%r9d
mov $0x1,%edx
- movslq %r9d,%r9
- mov %r9,%rsi
- mov %r9,-0x58(%rbp)
- callq *0xd8(%rbx)
+ mov %r9d,%esi
+ mov %r9d,-0x48(%rbp)
callq *0xd8(%rbx)
So previously gcc thought the register offset might be signed and
decided to sign extend it, just in case. The rest appears to be
mostly just minor shuffling of instructions.
v2: i915_mmio_reg_{offset,equal,valid}() helpers added
s/_REG/_MMIO/ in the register defines
mo more switch statements left to worry about
ring_emit stuff got sorted in a prep patch
cmd parser, lrc context and w/a batch buildup also in prep patch
vgpu stuff cleaned up and moved to a prep patch
all other unrelated changes split out
v3: Rebased due to BXT DSI/BLC, MOCS, etc.
v4: Rebased due to churn, s/i915_mmio_reg_t/i915_reg_t/
Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Reviewed-by: Chris Wilson <chris@chris-wilson.co.uk>
Link: http://patchwork.freedesktop.org/patch/msgid/1447853606-2751-1-git-send-email-ville.syrjala@linux.intel.com
2015-11-18 16:33:26 +03:00
|
|
|
bool intel_sdvo_init(struct drm_device *dev,
|
|
|
|
i915_reg_t reg, enum port port);
|
2013-02-18 21:08:49 +04:00
|
|
|
|
2013-07-12 01:44:58 +04:00
|
|
|
|
2013-09-24 20:52:53 +04:00
|
|
|
/* intel_sprite.c */
|
2013-09-24 22:48:31 +04:00
|
|
|
int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
|
|
|
|
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
|
|
|
|
struct drm_file *file_priv);
|
2015-08-31 14:04:25 +03:00
|
|
|
void intel_pipe_update_start(struct intel_crtc *crtc);
|
|
|
|
void intel_pipe_update_end(struct intel_crtc *crtc);
|
2013-09-24 20:52:53 +04:00
|
|
|
|
|
|
|
/* intel_tv.c */
|
2013-09-24 22:48:31 +04:00
|
|
|
void intel_tv_init(struct drm_device *dev);
|
2013-09-04 19:25:25 +04:00
|
|
|
|
2014-12-23 21:41:52 +03:00
|
|
|
/* intel_atomic.c */
|
2015-01-23 03:51:27 +03:00
|
|
|
int intel_connector_atomic_get_property(struct drm_connector *connector,
|
|
|
|
const struct drm_connector_state *state,
|
|
|
|
struct drm_property *property,
|
|
|
|
uint64_t *val);
|
2015-01-22 03:35:47 +03:00
|
|
|
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
|
|
|
|
void intel_crtc_destroy_state(struct drm_crtc *crtc,
|
|
|
|
struct drm_crtc_state *state);
|
2015-06-04 11:21:28 +03:00
|
|
|
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
|
|
|
|
void intel_atomic_state_clear(struct drm_atomic_state *);
|
|
|
|
struct intel_shared_dpll_config *
|
|
|
|
intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
|
|
|
|
|
2015-03-20 17:18:01 +03:00
|
|
|
static inline struct intel_crtc_state *
|
|
|
|
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
|
|
|
|
struct intel_crtc *crtc)
|
|
|
|
{
|
|
|
|
struct drm_crtc_state *crtc_state;
|
|
|
|
crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
|
|
|
|
if (IS_ERR(crtc_state))
|
2015-04-25 12:34:29 +03:00
|
|
|
return ERR_CAST(crtc_state);
|
2015-03-20 17:18:01 +03:00
|
|
|
|
|
|
|
return to_intel_crtc_state(crtc_state);
|
|
|
|
}
|
2016-03-01 13:07:22 +03:00
|
|
|
|
|
|
|
static inline struct intel_plane_state *
|
|
|
|
intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
|
|
|
|
struct intel_plane *plane)
|
|
|
|
{
|
|
|
|
struct drm_plane_state *plane_state;
|
|
|
|
|
|
|
|
plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
|
|
|
|
|
|
|
|
return to_intel_plane_state(plane_state);
|
|
|
|
}
|
|
|
|
|
2015-04-10 02:42:46 +03:00
|
|
|
int intel_atomic_setup_scalers(struct drm_device *dev,
|
|
|
|
struct intel_crtc *intel_crtc,
|
|
|
|
struct intel_crtc_state *crtc_state);
|
2015-01-22 03:35:44 +03:00
|
|
|
|
|
|
|
/* intel_atomic_plane.c */
|
2015-01-22 03:35:41 +03:00
|
|
|
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
|
2014-12-23 21:41:52 +03:00
|
|
|
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
|
|
|
|
void intel_plane_destroy_state(struct drm_plane *plane,
|
|
|
|
struct drm_plane_state *state);
|
|
|
|
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
|
|
|
|
|
2016-03-16 13:57:14 +03:00
|
|
|
/* intel_color.c */
|
|
|
|
void intel_color_init(struct drm_crtc *crtc);
|
2016-03-16 13:57:16 +03:00
|
|
|
int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
|
2016-03-30 18:16:34 +03:00
|
|
|
void intel_color_set_csc(struct drm_crtc_state *crtc_state);
|
|
|
|
void intel_color_load_luts(struct drm_crtc_state *crtc_state);
|
2016-03-16 13:57:14 +03:00
|
|
|
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
#endif /* __INTEL_DRV_H__ */
|