2015-04-10 23:15:59 +03:00
|
|
|
/* Copyright (c) 2010-2015, The Linux Foundation. All rights reserved.
|
2015-03-03 02:30:29 +03:00
|
|
|
* Copyright (C) 2015 Linaro Ltd.
|
2010-08-27 21:01:23 +04:00
|
|
|
*
|
2011-02-15 03:15:26 +03:00
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 and
|
|
|
|
* only version 2 as published by the Free Software Foundation.
|
2010-08-27 21:01:23 +04:00
|
|
|
*
|
2011-02-15 03:15:26 +03:00
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
2010-08-27 21:01:23 +04:00
|
|
|
*/
|
2015-02-05 01:30:46 +03:00
|
|
|
#ifndef __QCOM_SCM_H
|
|
|
|
#define __QCOM_SCM_H
|
2010-08-27 21:01:23 +04:00
|
|
|
|
2017-12-04 20:18:46 +03:00
|
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/cpumask.h>
|
|
|
|
|
2016-11-22 20:03:09 +03:00
|
|
|
#define QCOM_SCM_VERSION(major, minor) (((major) << 16) | ((minor) & 0xFF))
|
|
|
|
#define QCOM_SCM_CPU_PWR_DOWN_L2_ON 0x0
|
|
|
|
#define QCOM_SCM_CPU_PWR_DOWN_L2_OFF 0x1
|
2015-04-10 23:15:59 +03:00
|
|
|
#define QCOM_SCM_HDCP_MAX_REQ_CNT 5
|
|
|
|
|
|
|
|
struct qcom_scm_hdcp_req {
|
|
|
|
u32 addr;
|
|
|
|
u32 val;
|
|
|
|
};
|
|
|
|
|
2017-10-24 18:52:24 +03:00
|
|
|
struct qcom_scm_vmperm {
|
|
|
|
int vmid;
|
|
|
|
int perm;
|
|
|
|
};
|
|
|
|
|
|
|
|
#define QCOM_SCM_VMID_HLOS 0x3
|
|
|
|
#define QCOM_SCM_VMID_MSS_MSA 0xF
|
|
|
|
#define QCOM_SCM_PERM_READ 0x4
|
|
|
|
#define QCOM_SCM_PERM_WRITE 0x2
|
|
|
|
#define QCOM_SCM_PERM_EXEC 0x1
|
|
|
|
#define QCOM_SCM_PERM_RW (QCOM_SCM_PERM_READ | QCOM_SCM_PERM_WRITE)
|
|
|
|
#define QCOM_SCM_PERM_RWX (QCOM_SCM_PERM_RW | QCOM_SCM_PERM_EXEC)
|
|
|
|
|
2016-11-22 20:03:09 +03:00
|
|
|
#if IS_ENABLED(CONFIG_QCOM_SCM)
|
|
|
|
extern int qcom_scm_set_cold_boot_addr(void *entry, const cpumask_t *cpus);
|
|
|
|
extern int qcom_scm_set_warm_boot_addr(void *entry, const cpumask_t *cpus);
|
2015-09-29 22:48:55 +03:00
|
|
|
extern bool qcom_scm_is_available(void);
|
2015-04-10 23:15:59 +03:00
|
|
|
extern bool qcom_scm_hdcp_available(void);
|
|
|
|
extern int qcom_scm_hdcp_req(struct qcom_scm_hdcp_req *req, u32 req_cnt,
|
2016-11-22 20:03:09 +03:00
|
|
|
u32 *resp);
|
2015-09-23 22:56:12 +03:00
|
|
|
extern bool qcom_scm_pas_supported(u32 peripheral);
|
|
|
|
extern int qcom_scm_pas_init_image(u32 peripheral, const void *metadata,
|
2016-11-22 20:03:09 +03:00
|
|
|
size_t size);
|
2015-09-23 22:56:12 +03:00
|
|
|
extern int qcom_scm_pas_mem_setup(u32 peripheral, phys_addr_t addr,
|
2016-11-22 20:03:09 +03:00
|
|
|
phys_addr_t size);
|
2015-09-23 22:56:12 +03:00
|
|
|
extern int qcom_scm_pas_auth_and_reset(u32 peripheral);
|
|
|
|
extern int qcom_scm_pas_shutdown(u32 peripheral);
|
2017-10-24 18:52:24 +03:00
|
|
|
extern int qcom_scm_assign_mem(phys_addr_t mem_addr, size_t mem_sz,
|
|
|
|
unsigned int *src, struct qcom_scm_vmperm *newvm,
|
|
|
|
int dest_cnt);
|
2015-03-03 02:30:30 +03:00
|
|
|
extern void qcom_scm_cpu_power_down(u32 flags);
|
2015-02-05 01:30:46 +03:00
|
|
|
extern u32 qcom_scm_get_version(void);
|
2017-01-17 08:24:15 +03:00
|
|
|
extern int qcom_scm_set_remote_state(u32 state, u32 id);
|
2017-03-14 18:18:03 +03:00
|
|
|
extern int qcom_scm_restore_sec_cfg(u32 device_id, u32 spare);
|
2017-03-14 18:18:04 +03:00
|
|
|
extern int qcom_scm_iommu_secure_ptbl_size(u32 spare, size_t *size);
|
|
|
|
extern int qcom_scm_iommu_secure_ptbl_init(u64 addr, u32 size, u32 spare);
|
2017-08-15 01:46:17 +03:00
|
|
|
extern int qcom_scm_io_readl(phys_addr_t addr, unsigned int *val);
|
|
|
|
extern int qcom_scm_io_writel(phys_addr_t addr, unsigned int val);
|
2016-11-22 20:03:09 +03:00
|
|
|
#else
|
|
|
|
static inline
|
|
|
|
int qcom_scm_set_cold_boot_addr(void *entry, const cpumask_t *cpus)
|
|
|
|
{
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
static inline
|
|
|
|
int qcom_scm_set_warm_boot_addr(void *entry, const cpumask_t *cpus)
|
|
|
|
{
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
static inline bool qcom_scm_is_available(void) { return false; }
|
|
|
|
static inline bool qcom_scm_hdcp_available(void) { return false; }
|
|
|
|
static inline int qcom_scm_hdcp_req(struct qcom_scm_hdcp_req *req, u32 req_cnt,
|
|
|
|
u32 *resp) { return -ENODEV; }
|
|
|
|
static inline bool qcom_scm_pas_supported(u32 peripheral) { return false; }
|
|
|
|
static inline int qcom_scm_pas_init_image(u32 peripheral, const void *metadata,
|
|
|
|
size_t size) { return -ENODEV; }
|
|
|
|
static inline int qcom_scm_pas_mem_setup(u32 peripheral, phys_addr_t addr,
|
|
|
|
phys_addr_t size) { return -ENODEV; }
|
|
|
|
static inline int
|
|
|
|
qcom_scm_pas_auth_and_reset(u32 peripheral) { return -ENODEV; }
|
|
|
|
static inline int qcom_scm_pas_shutdown(u32 peripheral) { return -ENODEV; }
|
|
|
|
static inline void qcom_scm_cpu_power_down(u32 flags) {}
|
|
|
|
static inline u32 qcom_scm_get_version(void) { return 0; }
|
2017-01-17 08:24:15 +03:00
|
|
|
static inline u32
|
|
|
|
qcom_scm_set_remote_state(u32 state,u32 id) { return -ENODEV; }
|
2017-03-14 18:18:03 +03:00
|
|
|
static inline int qcom_scm_restore_sec_cfg(u32 device_id, u32 spare) { return -ENODEV; }
|
2017-03-14 18:18:04 +03:00
|
|
|
static inline int qcom_scm_iommu_secure_ptbl_size(u32 spare, size_t *size) { return -ENODEV; }
|
|
|
|
static inline int qcom_scm_iommu_secure_ptbl_init(u64 addr, u32 size, u32 spare) { return -ENODEV; }
|
2017-08-15 01:46:17 +03:00
|
|
|
static inline int qcom_scm_io_readl(phys_addr_t addr, unsigned int *val) { return -ENODEV; }
|
|
|
|
static inline int qcom_scm_io_writel(phys_addr_t addr, unsigned int val) { return -ENODEV; }
|
2016-11-22 20:03:09 +03:00
|
|
|
#endif
|
2010-08-27 21:01:23 +04:00
|
|
|
#endif
|