2006-01-15 14:05:47 +03:00
|
|
|
/*
|
|
|
|
* Common pmac/prep/chrp pci routines. -- Cort
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/string.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/capability.h>
|
|
|
|
#include <linux/sched.h>
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/bootmem.h>
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 15:44:42 +04:00
|
|
|
#include <linux/irq.h>
|
2006-11-11 09:24:51 +03:00
|
|
|
#include <linux/list.h>
|
2006-01-15 14:05:47 +03:00
|
|
|
|
|
|
|
#include <asm/processor.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/prom.h>
|
|
|
|
#include <asm/sections.h>
|
|
|
|
#include <asm/pci-bridge.h>
|
|
|
|
#include <asm/byteorder.h>
|
|
|
|
#include <asm/uaccess.h>
|
|
|
|
#include <asm/machdep.h>
|
|
|
|
|
|
|
|
#undef DEBUG
|
|
|
|
|
|
|
|
#ifdef DEBUG
|
|
|
|
#define DBG(x...) printk(x)
|
|
|
|
#else
|
|
|
|
#define DBG(x...)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
unsigned long isa_io_base = 0;
|
|
|
|
unsigned long pci_dram_offset = 0;
|
|
|
|
int pcibios_assign_bus_offset = 1;
|
|
|
|
|
|
|
|
void pcibios_make_OF_bus_map(void);
|
|
|
|
|
|
|
|
static void fixup_broken_pcnet32(struct pci_dev* dev);
|
|
|
|
static void fixup_cpc710_pci64(struct pci_dev* dev);
|
|
|
|
#ifdef CONFIG_PPC_OF
|
|
|
|
static u8* pci_to_OF_bus_map;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* By default, we don't re-assign bus numbers. We do this only on
|
|
|
|
* some pmacs
|
|
|
|
*/
|
2007-12-20 06:54:46 +03:00
|
|
|
static int pci_assign_all_buses;
|
2006-01-15 14:05:47 +03:00
|
|
|
|
2007-06-27 22:09:43 +04:00
|
|
|
LIST_HEAD(hose_list);
|
2006-01-15 14:05:47 +03:00
|
|
|
|
|
|
|
static int pci_bus_count;
|
|
|
|
|
2007-07-25 09:44:11 +04:00
|
|
|
static void
|
|
|
|
fixup_hide_host_resource_fsl(struct pci_dev* dev)
|
|
|
|
{
|
|
|
|
int i, class = dev->class >> 8;
|
|
|
|
|
|
|
|
if ((class == PCI_CLASS_PROCESSOR_POWERPC) &&
|
|
|
|
(dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
|
|
|
|
(dev->bus->parent == NULL)) {
|
|
|
|
for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
|
|
|
|
dev->resource[i].start = 0;
|
|
|
|
dev->resource[i].end = 0;
|
|
|
|
dev->resource[i].flags = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
|
|
|
|
|
2006-01-15 14:05:47 +03:00
|
|
|
static void
|
|
|
|
fixup_broken_pcnet32(struct pci_dev* dev)
|
|
|
|
{
|
|
|
|
if ((dev->class>>8 == PCI_CLASS_NETWORK_ETHERNET)) {
|
|
|
|
dev->vendor = PCI_VENDOR_ID_AMD;
|
|
|
|
pci_write_config_word(dev, PCI_VENDOR_ID, PCI_VENDOR_ID_AMD);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TRIDENT, PCI_ANY_ID, fixup_broken_pcnet32);
|
|
|
|
|
|
|
|
static void
|
|
|
|
fixup_cpc710_pci64(struct pci_dev* dev)
|
|
|
|
{
|
|
|
|
/* Hide the PCI64 BARs from the kernel as their content doesn't
|
|
|
|
* fit well in the resource management
|
|
|
|
*/
|
|
|
|
dev->resource[0].start = dev->resource[0].end = 0;
|
|
|
|
dev->resource[0].flags = 0;
|
|
|
|
dev->resource[1].start = dev->resource[1].end = 0;
|
|
|
|
dev->resource[1].flags = 0;
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CPC710_PCI64, fixup_cpc710_pci64);
|
|
|
|
|
|
|
|
|
2007-07-20 22:35:34 +04:00
|
|
|
void __init
|
|
|
|
update_bridge_resource(struct pci_dev *dev, struct resource *res)
|
2006-01-15 14:05:47 +03:00
|
|
|
{
|
|
|
|
u8 io_base_lo, io_limit_lo;
|
|
|
|
u16 mem_base, mem_limit;
|
|
|
|
u16 cmd;
|
2007-12-11 06:48:20 +03:00
|
|
|
resource_size_t start, end, off;
|
2006-01-15 14:05:47 +03:00
|
|
|
struct pci_controller *hose = dev->sysdata;
|
|
|
|
|
|
|
|
if (!hose) {
|
|
|
|
printk("update_bridge_base: no hose?\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
pci_read_config_word(dev, PCI_COMMAND, &cmd);
|
|
|
|
pci_write_config_word(dev, PCI_COMMAND,
|
|
|
|
cmd & ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY));
|
|
|
|
if (res->flags & IORESOURCE_IO) {
|
|
|
|
off = (unsigned long) hose->io_base_virt - isa_io_base;
|
|
|
|
start = res->start - off;
|
|
|
|
end = res->end - off;
|
|
|
|
io_base_lo = (start >> 8) & PCI_IO_RANGE_MASK;
|
|
|
|
io_limit_lo = (end >> 8) & PCI_IO_RANGE_MASK;
|
2006-10-13 00:36:23 +04:00
|
|
|
if (end > 0xffff)
|
2006-01-15 14:05:47 +03:00
|
|
|
io_base_lo |= PCI_IO_RANGE_TYPE_32;
|
2006-10-13 00:36:23 +04:00
|
|
|
else
|
2006-01-15 14:05:47 +03:00
|
|
|
io_base_lo |= PCI_IO_RANGE_TYPE_16;
|
2006-10-13 00:36:23 +04:00
|
|
|
pci_write_config_word(dev, PCI_IO_BASE_UPPER16,
|
|
|
|
start >> 16);
|
|
|
|
pci_write_config_word(dev, PCI_IO_LIMIT_UPPER16,
|
|
|
|
end >> 16);
|
2006-01-15 14:05:47 +03:00
|
|
|
pci_write_config_byte(dev, PCI_IO_BASE, io_base_lo);
|
|
|
|
pci_write_config_byte(dev, PCI_IO_LIMIT, io_limit_lo);
|
|
|
|
|
|
|
|
} else if ((res->flags & (IORESOURCE_MEM | IORESOURCE_PREFETCH))
|
|
|
|
== IORESOURCE_MEM) {
|
|
|
|
off = hose->pci_mem_offset;
|
|
|
|
mem_base = ((res->start - off) >> 16) & PCI_MEMORY_RANGE_MASK;
|
|
|
|
mem_limit = ((res->end - off) >> 16) & PCI_MEMORY_RANGE_MASK;
|
|
|
|
pci_write_config_word(dev, PCI_MEMORY_BASE, mem_base);
|
|
|
|
pci_write_config_word(dev, PCI_MEMORY_LIMIT, mem_limit);
|
|
|
|
|
|
|
|
} else if ((res->flags & (IORESOURCE_MEM | IORESOURCE_PREFETCH))
|
|
|
|
== (IORESOURCE_MEM | IORESOURCE_PREFETCH)) {
|
|
|
|
off = hose->pci_mem_offset;
|
|
|
|
mem_base = ((res->start - off) >> 16) & PCI_PREF_RANGE_MASK;
|
|
|
|
mem_limit = ((res->end - off) >> 16) & PCI_PREF_RANGE_MASK;
|
|
|
|
pci_write_config_word(dev, PCI_PREF_MEMORY_BASE, mem_base);
|
|
|
|
pci_write_config_word(dev, PCI_PREF_MEMORY_LIMIT, mem_limit);
|
|
|
|
|
|
|
|
} else {
|
2007-07-20 22:35:34 +04:00
|
|
|
DBG(KERN_ERR "PCI: ugh, bridge %s res has flags=%lx\n",
|
|
|
|
pci_name(dev), res->flags);
|
2006-01-15 14:05:47 +03:00
|
|
|
}
|
|
|
|
pci_write_config_word(dev, PCI_COMMAND, cmd);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
#ifdef CONFIG_PPC_OF
|
|
|
|
/*
|
|
|
|
* Functions below are used on OpenFirmware machines.
|
|
|
|
*/
|
|
|
|
static void
|
|
|
|
make_one_node_map(struct device_node* node, u8 pci_bus)
|
|
|
|
{
|
2006-07-12 09:35:54 +04:00
|
|
|
const int *bus_range;
|
2006-01-15 14:05:47 +03:00
|
|
|
int len;
|
|
|
|
|
|
|
|
if (pci_bus >= pci_bus_count)
|
|
|
|
return;
|
2007-04-03 16:26:41 +04:00
|
|
|
bus_range = of_get_property(node, "bus-range", &len);
|
2006-01-15 14:05:47 +03:00
|
|
|
if (bus_range == NULL || len < 2 * sizeof(int)) {
|
|
|
|
printk(KERN_WARNING "Can't get bus-range for %s, "
|
|
|
|
"assuming it starts at 0\n", node->full_name);
|
|
|
|
pci_to_OF_bus_map[pci_bus] = 0;
|
|
|
|
} else
|
|
|
|
pci_to_OF_bus_map[pci_bus] = bus_range[0];
|
|
|
|
|
|
|
|
for (node=node->child; node != 0;node = node->sibling) {
|
|
|
|
struct pci_dev* dev;
|
2006-07-12 09:35:54 +04:00
|
|
|
const unsigned int *class_code, *reg;
|
2006-01-15 14:05:47 +03:00
|
|
|
|
2007-04-03 16:26:41 +04:00
|
|
|
class_code = of_get_property(node, "class-code", NULL);
|
2006-01-15 14:05:47 +03:00
|
|
|
if (!class_code || ((*class_code >> 8) != PCI_CLASS_BRIDGE_PCI &&
|
|
|
|
(*class_code >> 8) != PCI_CLASS_BRIDGE_CARDBUS))
|
|
|
|
continue;
|
2007-04-03 16:26:41 +04:00
|
|
|
reg = of_get_property(node, "reg", NULL);
|
2006-01-15 14:05:47 +03:00
|
|
|
if (!reg)
|
|
|
|
continue;
|
2007-04-23 17:47:59 +04:00
|
|
|
dev = pci_get_bus_and_slot(pci_bus, ((reg[0] >> 8) & 0xff));
|
|
|
|
if (!dev || !dev->subordinate) {
|
|
|
|
pci_dev_put(dev);
|
2006-01-15 14:05:47 +03:00
|
|
|
continue;
|
2007-04-23 17:47:59 +04:00
|
|
|
}
|
2006-01-15 14:05:47 +03:00
|
|
|
make_one_node_map(node, dev->subordinate->number);
|
2007-04-23 17:47:59 +04:00
|
|
|
pci_dev_put(dev);
|
2006-01-15 14:05:47 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
pcibios_make_OF_bus_map(void)
|
|
|
|
{
|
|
|
|
int i;
|
2007-06-27 22:09:43 +04:00
|
|
|
struct pci_controller *hose, *tmp;
|
2006-07-12 09:35:54 +04:00
|
|
|
struct property *map_prop;
|
2007-04-24 07:50:55 +04:00
|
|
|
struct device_node *dn;
|
2006-01-15 14:05:47 +03:00
|
|
|
|
2006-12-13 11:35:56 +03:00
|
|
|
pci_to_OF_bus_map = kmalloc(pci_bus_count, GFP_KERNEL);
|
2006-01-15 14:05:47 +03:00
|
|
|
if (!pci_to_OF_bus_map) {
|
|
|
|
printk(KERN_ERR "Can't allocate OF bus map !\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* We fill the bus map with invalid values, that helps
|
|
|
|
* debugging.
|
|
|
|
*/
|
|
|
|
for (i=0; i<pci_bus_count; i++)
|
|
|
|
pci_to_OF_bus_map[i] = 0xff;
|
|
|
|
|
|
|
|
/* For each hose, we begin searching bridges */
|
2007-06-27 22:09:43 +04:00
|
|
|
list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
|
2007-12-10 06:33:21 +03:00
|
|
|
struct device_node* node = hose->dn;
|
|
|
|
|
2006-01-15 14:05:47 +03:00
|
|
|
if (!node)
|
|
|
|
continue;
|
|
|
|
make_one_node_map(node, hose->first_busno);
|
|
|
|
}
|
2007-04-24 07:50:55 +04:00
|
|
|
dn = of_find_node_by_path("/");
|
|
|
|
map_prop = of_find_property(dn, "pci-OF-bus-map", NULL);
|
2006-07-12 09:35:54 +04:00
|
|
|
if (map_prop) {
|
|
|
|
BUG_ON(pci_bus_count > map_prop->length);
|
|
|
|
memcpy(map_prop->value, pci_to_OF_bus_map, pci_bus_count);
|
|
|
|
}
|
2007-04-24 07:50:55 +04:00
|
|
|
of_node_put(dn);
|
2006-01-15 14:05:47 +03:00
|
|
|
#ifdef DEBUG
|
|
|
|
printk("PCI->OF bus map:\n");
|
|
|
|
for (i=0; i<pci_bus_count; i++) {
|
|
|
|
if (pci_to_OF_bus_map[i] == 0xff)
|
|
|
|
continue;
|
|
|
|
printk("%d -> %d\n", i, pci_to_OF_bus_map[i]);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
typedef int (*pci_OF_scan_iterator)(struct device_node* node, void* data);
|
|
|
|
|
|
|
|
static struct device_node*
|
|
|
|
scan_OF_pci_childs(struct device_node* node, pci_OF_scan_iterator filter, void* data)
|
|
|
|
{
|
|
|
|
struct device_node* sub_node;
|
|
|
|
|
|
|
|
for (; node != 0;node = node->sibling) {
|
2006-07-12 09:35:54 +04:00
|
|
|
const unsigned int *class_code;
|
2006-01-15 14:05:47 +03:00
|
|
|
|
|
|
|
if (filter(node, data))
|
|
|
|
return node;
|
|
|
|
|
|
|
|
/* For PCI<->PCI bridges or CardBus bridges, we go down
|
|
|
|
* Note: some OFs create a parent node "multifunc-device" as
|
|
|
|
* a fake root for all functions of a multi-function device,
|
|
|
|
* we go down them as well.
|
|
|
|
*/
|
2007-04-03 16:26:41 +04:00
|
|
|
class_code = of_get_property(node, "class-code", NULL);
|
2006-01-15 14:05:47 +03:00
|
|
|
if ((!class_code || ((*class_code >> 8) != PCI_CLASS_BRIDGE_PCI &&
|
|
|
|
(*class_code >> 8) != PCI_CLASS_BRIDGE_CARDBUS)) &&
|
|
|
|
strcmp(node->name, "multifunc-device"))
|
|
|
|
continue;
|
|
|
|
sub_node = scan_OF_pci_childs(node->child, filter, data);
|
|
|
|
if (sub_node)
|
|
|
|
return sub_node;
|
|
|
|
}
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2006-12-11 06:09:07 +03:00
|
|
|
static struct device_node *scan_OF_for_pci_dev(struct device_node *parent,
|
|
|
|
unsigned int devfn)
|
2006-01-15 14:05:47 +03:00
|
|
|
{
|
2006-12-11 06:09:07 +03:00
|
|
|
struct device_node *np = NULL;
|
|
|
|
const u32 *reg;
|
|
|
|
unsigned int psize;
|
|
|
|
|
|
|
|
while ((np = of_get_next_child(parent, np)) != NULL) {
|
2007-04-03 16:26:41 +04:00
|
|
|
reg = of_get_property(np, "reg", &psize);
|
2006-12-11 06:09:07 +03:00
|
|
|
if (reg == NULL || psize < 4)
|
|
|
|
continue;
|
|
|
|
if (((reg[0] >> 8) & 0xff) == devfn)
|
|
|
|
return np;
|
|
|
|
}
|
|
|
|
return NULL;
|
2006-01-15 14:05:47 +03:00
|
|
|
}
|
|
|
|
|
2006-12-11 06:09:07 +03:00
|
|
|
|
|
|
|
static struct device_node *scan_OF_for_pci_bus(struct pci_bus *bus)
|
2006-01-15 14:05:47 +03:00
|
|
|
{
|
2006-12-11 06:09:07 +03:00
|
|
|
struct device_node *parent, *np;
|
|
|
|
|
|
|
|
/* Are we a root bus ? */
|
|
|
|
if (bus->self == NULL || bus->parent == NULL) {
|
2007-06-27 19:27:33 +04:00
|
|
|
struct pci_controller *hose = pci_bus_to_host(bus);
|
2006-12-11 06:09:07 +03:00
|
|
|
if (hose == NULL)
|
|
|
|
return NULL;
|
2007-12-10 06:33:21 +03:00
|
|
|
return of_node_get(hose->dn);
|
2006-12-11 06:09:07 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/* not a root bus, we need to get our parent */
|
|
|
|
parent = scan_OF_for_pci_bus(bus->parent);
|
|
|
|
if (parent == NULL)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
/* now iterate for children for a match */
|
|
|
|
np = scan_OF_for_pci_dev(parent, bus->self->devfn);
|
|
|
|
of_node_put(parent);
|
|
|
|
|
|
|
|
return np;
|
2006-01-15 14:05:47 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Scans the OF tree for a device node matching a PCI device
|
|
|
|
*/
|
|
|
|
struct device_node *
|
|
|
|
pci_busdev_to_OF_node(struct pci_bus *bus, int devfn)
|
|
|
|
{
|
2006-12-11 06:09:07 +03:00
|
|
|
struct device_node *parent, *np;
|
2006-01-15 14:05:47 +03:00
|
|
|
|
|
|
|
if (!have_of)
|
|
|
|
return NULL;
|
|
|
|
|
2006-12-11 06:09:07 +03:00
|
|
|
DBG("pci_busdev_to_OF_node(%d,0x%x)\n", bus->number, devfn);
|
|
|
|
parent = scan_OF_for_pci_bus(bus);
|
|
|
|
if (parent == NULL)
|
2006-01-15 14:05:47 +03:00
|
|
|
return NULL;
|
2006-12-11 06:09:07 +03:00
|
|
|
DBG(" parent is %s\n", parent ? parent->full_name : "<NULL>");
|
|
|
|
np = scan_OF_for_pci_dev(parent, devfn);
|
|
|
|
of_node_put(parent);
|
|
|
|
DBG(" result is %s\n", np ? np->full_name : "<NULL>");
|
|
|
|
|
|
|
|
/* XXX most callers don't release the returned node
|
|
|
|
* mostly because ppc64 doesn't increase the refcount,
|
|
|
|
* we need to fix that.
|
2006-01-15 14:05:47 +03:00
|
|
|
*/
|
2006-12-11 06:09:07 +03:00
|
|
|
return np;
|
2006-01-15 14:05:47 +03:00
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(pci_busdev_to_OF_node);
|
|
|
|
|
|
|
|
struct device_node*
|
|
|
|
pci_device_to_OF_node(struct pci_dev *dev)
|
|
|
|
{
|
|
|
|
return pci_busdev_to_OF_node(dev->bus, dev->devfn);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(pci_device_to_OF_node);
|
|
|
|
|
|
|
|
static int
|
|
|
|
find_OF_pci_device_filter(struct device_node* node, void* data)
|
|
|
|
{
|
|
|
|
return ((void *)node == data);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Returns the PCI device matching a given OF node
|
|
|
|
*/
|
|
|
|
int
|
|
|
|
pci_device_from_OF_node(struct device_node* node, u8* bus, u8* devfn)
|
|
|
|
{
|
2006-07-12 09:35:54 +04:00
|
|
|
const unsigned int *reg;
|
2006-01-15 14:05:47 +03:00
|
|
|
struct pci_controller* hose;
|
|
|
|
struct pci_dev* dev = NULL;
|
|
|
|
|
|
|
|
if (!have_of)
|
|
|
|
return -ENODEV;
|
|
|
|
/* Make sure it's really a PCI device */
|
|
|
|
hose = pci_find_hose_for_OF_device(node);
|
2007-12-10 06:33:21 +03:00
|
|
|
if (!hose || !hose->dn)
|
2006-01-15 14:05:47 +03:00
|
|
|
return -ENODEV;
|
2007-12-10 06:33:21 +03:00
|
|
|
if (!scan_OF_pci_childs(hose->dn->child,
|
2006-01-15 14:05:47 +03:00
|
|
|
find_OF_pci_device_filter, (void *)node))
|
|
|
|
return -ENODEV;
|
2007-04-03 16:26:41 +04:00
|
|
|
reg = of_get_property(node, "reg", NULL);
|
2006-01-15 14:05:47 +03:00
|
|
|
if (!reg)
|
|
|
|
return -ENODEV;
|
|
|
|
*bus = (reg[0] >> 16) & 0xff;
|
|
|
|
*devfn = ((reg[0] >> 8) & 0xff);
|
|
|
|
|
|
|
|
/* Ok, here we need some tweak. If we have already renumbered
|
|
|
|
* all busses, we can't rely on the OF bus number any more.
|
|
|
|
* the pci_to_OF_bus_map is not enough as several PCI busses
|
|
|
|
* may match the same OF bus number.
|
|
|
|
*/
|
|
|
|
if (!pci_to_OF_bus_map)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
for_each_pci_dev(dev)
|
|
|
|
if (pci_to_OF_bus_map[dev->bus->number] == *bus &&
|
|
|
|
dev->devfn == *devfn) {
|
|
|
|
*bus = dev->bus->number;
|
|
|
|
pci_dev_put(dev);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(pci_device_from_OF_node);
|
|
|
|
|
|
|
|
/* We create the "pci-OF-bus-map" property now so it appears in the
|
|
|
|
* /proc device tree
|
|
|
|
*/
|
|
|
|
void __init
|
|
|
|
pci_create_OF_bus_map(void)
|
|
|
|
{
|
|
|
|
struct property* of_prop;
|
2007-04-24 07:50:55 +04:00
|
|
|
struct device_node *dn;
|
|
|
|
|
2006-01-15 14:05:47 +03:00
|
|
|
of_prop = (struct property*) alloc_bootmem(sizeof(struct property) + 256);
|
2007-04-24 07:50:55 +04:00
|
|
|
if (!of_prop)
|
|
|
|
return;
|
|
|
|
dn = of_find_node_by_path("/");
|
|
|
|
if (dn) {
|
2006-01-15 14:05:47 +03:00
|
|
|
memset(of_prop, -1, sizeof(struct property) + 256);
|
|
|
|
of_prop->name = "pci-OF-bus-map";
|
|
|
|
of_prop->length = 256;
|
2007-04-03 04:58:52 +04:00
|
|
|
of_prop->value = &of_prop[1];
|
2007-04-24 07:50:55 +04:00
|
|
|
prom_add_property(dn, of_prop);
|
|
|
|
of_node_put(dn);
|
2006-01-15 14:05:47 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
#else /* CONFIG_PPC_OF */
|
|
|
|
void pcibios_make_OF_bus_map(void)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_PPC_OF */
|
|
|
|
|
2007-12-20 06:54:53 +03:00
|
|
|
static int __init pcibios_init(void)
|
2006-01-15 14:05:47 +03:00
|
|
|
{
|
2007-06-27 22:09:43 +04:00
|
|
|
struct pci_controller *hose, *tmp;
|
2006-01-15 14:05:47 +03:00
|
|
|
struct pci_bus *bus;
|
2007-06-27 22:09:43 +04:00
|
|
|
int next_busno = 0;
|
2006-01-15 14:05:47 +03:00
|
|
|
|
|
|
|
printk(KERN_INFO "PCI: Probing PCI hardware\n");
|
|
|
|
|
2007-12-20 06:54:46 +03:00
|
|
|
if (ppc_pci_flags & PPC_PCI_REASSIGN_ALL_BUS)
|
|
|
|
pci_assign_all_buses = 1;
|
|
|
|
|
2006-01-15 14:05:47 +03:00
|
|
|
/* Scan all of the recorded PCI controllers. */
|
2007-06-27 22:09:43 +04:00
|
|
|
list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
|
2006-01-15 14:05:47 +03:00
|
|
|
if (pci_assign_all_buses)
|
|
|
|
hose->first_busno = next_busno;
|
|
|
|
hose->last_busno = 0xff;
|
2006-11-11 09:25:07 +03:00
|
|
|
bus = pci_scan_bus_parented(hose->parent, hose->first_busno,
|
|
|
|
hose->ops, hose);
|
2007-12-21 06:53:27 +03:00
|
|
|
if (bus) {
|
2006-11-11 09:25:07 +03:00
|
|
|
pci_bus_add_devices(bus);
|
2007-12-21 06:53:27 +03:00
|
|
|
hose->last_busno = bus->subordinate;
|
|
|
|
}
|
2006-01-15 14:05:47 +03:00
|
|
|
if (pci_assign_all_buses || next_busno <= hose->last_busno)
|
|
|
|
next_busno = hose->last_busno + pcibios_assign_bus_offset;
|
|
|
|
}
|
|
|
|
pci_bus_count = next_busno;
|
|
|
|
|
|
|
|
/* OpenFirmware based machines need a map of OF bus
|
|
|
|
* numbers vs. kernel bus numbers since we may have to
|
|
|
|
* remap them.
|
|
|
|
*/
|
|
|
|
if (pci_assign_all_buses && have_of)
|
|
|
|
pcibios_make_OF_bus_map();
|
|
|
|
|
2007-12-20 06:54:53 +03:00
|
|
|
/* Call common code to handle resource allocation */
|
|
|
|
pcibios_resource_survey();
|
2006-01-15 14:05:47 +03:00
|
|
|
|
|
|
|
/* Call machine dependent post-init code */
|
|
|
|
if (ppc_md.pcibios_after_init)
|
|
|
|
ppc_md.pcibios_after_init();
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
subsys_initcall(pcibios_init);
|
|
|
|
|
2007-12-20 06:54:51 +03:00
|
|
|
void __devinit pcibios_do_bus_setup(struct pci_bus *bus)
|
2006-01-15 14:05:47 +03:00
|
|
|
{
|
|
|
|
struct pci_controller *hose = (struct pci_controller *) bus->sysdata;
|
|
|
|
unsigned long io_offset;
|
|
|
|
struct resource *res;
|
|
|
|
int i;
|
|
|
|
|
2007-12-20 06:54:51 +03:00
|
|
|
/* Hookup PHB resources */
|
2006-01-15 14:05:47 +03:00
|
|
|
io_offset = (unsigned long)hose->io_base_virt - isa_io_base;
|
|
|
|
if (bus->parent == NULL) {
|
|
|
|
/* This is a host bridge - fill in its resources */
|
|
|
|
hose->bus = bus;
|
|
|
|
|
|
|
|
bus->resource[0] = res = &hose->io_resource;
|
|
|
|
if (!res->flags) {
|
|
|
|
if (io_offset)
|
|
|
|
printk(KERN_ERR "I/O resource not set for host"
|
2007-06-27 10:17:57 +04:00
|
|
|
" bridge %d\n", hose->global_number);
|
2006-01-15 14:05:47 +03:00
|
|
|
res->start = 0;
|
|
|
|
res->end = IO_SPACE_LIMIT;
|
|
|
|
res->flags = IORESOURCE_IO;
|
|
|
|
}
|
2007-12-11 06:48:20 +03:00
|
|
|
res->start = (res->start + io_offset) & 0xffffffffu;
|
|
|
|
res->end = (res->end + io_offset) & 0xffffffffu;
|
2006-01-15 14:05:47 +03:00
|
|
|
|
|
|
|
for (i = 0; i < 3; ++i) {
|
|
|
|
res = &hose->mem_resources[i];
|
|
|
|
if (!res->flags) {
|
|
|
|
if (i > 0)
|
|
|
|
continue;
|
|
|
|
printk(KERN_ERR "Memory resource not set for "
|
2007-06-27 10:17:57 +04:00
|
|
|
"host bridge %d\n", hose->global_number);
|
2006-01-15 14:05:47 +03:00
|
|
|
res->start = hose->pci_mem_offset;
|
|
|
|
res->end = ~0U;
|
|
|
|
res->flags = IORESOURCE_MEM;
|
|
|
|
}
|
|
|
|
bus->resource[i+1] = res;
|
|
|
|
}
|
2006-11-11 09:24:51 +03:00
|
|
|
}
|
2006-01-15 14:05:47 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/* the next one is stolen from the alpha port... */
|
|
|
|
void __init
|
|
|
|
pcibios_update_irq(struct pci_dev *dev, int irq)
|
|
|
|
{
|
|
|
|
pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
|
|
|
|
/* XXX FIXME - update OF device tree node interrupt property */
|
|
|
|
}
|
|
|
|
|
2007-06-27 19:27:33 +04:00
|
|
|
static struct pci_controller*
|
2006-01-15 14:05:47 +03:00
|
|
|
pci_bus_to_hose(int bus)
|
|
|
|
{
|
2007-06-27 22:09:43 +04:00
|
|
|
struct pci_controller *hose, *tmp;
|
2006-01-15 14:05:47 +03:00
|
|
|
|
2007-06-27 22:09:43 +04:00
|
|
|
list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
|
2006-01-15 14:05:47 +03:00
|
|
|
if (bus >= hose->first_busno && bus <= hose->last_busno)
|
|
|
|
return hose;
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Provide information on locations of various I/O regions in physical
|
|
|
|
* memory. Do this on a per-card basis so that we choose the right
|
|
|
|
* root bridge.
|
|
|
|
* Note that the returned IO or memory base is a physical address
|
|
|
|
*/
|
|
|
|
|
|
|
|
long sys_pciconfig_iobase(long which, unsigned long bus, unsigned long devfn)
|
|
|
|
{
|
|
|
|
struct pci_controller* hose;
|
|
|
|
long result = -EOPNOTSUPP;
|
|
|
|
|
|
|
|
hose = pci_bus_to_hose(bus);
|
|
|
|
if (!hose)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
switch (which) {
|
|
|
|
case IOBASE_BRIDGE_NUMBER:
|
|
|
|
return (long)hose->first_busno;
|
|
|
|
case IOBASE_MEMORY:
|
|
|
|
return (long)hose->pci_mem_offset;
|
|
|
|
case IOBASE_IO:
|
|
|
|
return (long)hose->io_base_phys;
|
|
|
|
case IOBASE_ISA_IO:
|
|
|
|
return (long)isa_io_base;
|
|
|
|
case IOBASE_ISA_MEM:
|
|
|
|
return (long)isa_mem_base;
|
|
|
|
}
|
|
|
|
|
|
|
|
return result;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned long pci_address_to_pio(phys_addr_t address)
|
|
|
|
{
|
2007-06-27 22:09:43 +04:00
|
|
|
struct pci_controller *hose, *tmp;
|
2006-01-15 14:05:47 +03:00
|
|
|
|
2007-06-27 22:09:43 +04:00
|
|
|
list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
|
2006-01-15 14:05:47 +03:00
|
|
|
unsigned int size = hose->io_resource.end -
|
|
|
|
hose->io_resource.start + 1;
|
|
|
|
if (address >= hose->io_base_phys &&
|
|
|
|
address < (hose->io_base_phys + size)) {
|
|
|
|
unsigned long base =
|
|
|
|
(unsigned long)hose->io_base_virt - _IO_BASE;
|
|
|
|
return base + (address - hose->io_base_phys);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return (unsigned int)-1;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(pci_address_to_pio);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Null PCI config access functions, for the case when we can't
|
|
|
|
* find a hose.
|
|
|
|
*/
|
|
|
|
#define NULL_PCI_OP(rw, size, type) \
|
|
|
|
static int \
|
|
|
|
null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
|
|
|
|
{ \
|
|
|
|
return PCIBIOS_DEVICE_NOT_FOUND; \
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
|
|
|
|
int len, u32 *val)
|
|
|
|
{
|
|
|
|
return PCIBIOS_DEVICE_NOT_FOUND;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
|
|
|
|
int len, u32 val)
|
|
|
|
{
|
|
|
|
return PCIBIOS_DEVICE_NOT_FOUND;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct pci_ops null_pci_ops =
|
|
|
|
{
|
2007-08-09 23:18:42 +04:00
|
|
|
.read = null_read_config,
|
|
|
|
.write = null_write_config,
|
2006-01-15 14:05:47 +03:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* These functions are used early on before PCI scanning is done
|
|
|
|
* and all of the pci_dev and pci_bus structures have been created.
|
|
|
|
*/
|
|
|
|
static struct pci_bus *
|
|
|
|
fake_pci_bus(struct pci_controller *hose, int busnr)
|
|
|
|
{
|
|
|
|
static struct pci_bus bus;
|
|
|
|
|
|
|
|
if (hose == 0) {
|
|
|
|
hose = pci_bus_to_hose(busnr);
|
|
|
|
if (hose == 0)
|
|
|
|
printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
|
|
|
|
}
|
|
|
|
bus.number = busnr;
|
|
|
|
bus.sysdata = hose;
|
|
|
|
bus.ops = hose? hose->ops: &null_pci_ops;
|
|
|
|
return &bus;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define EARLY_PCI_OP(rw, size, type) \
|
|
|
|
int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
|
|
|
|
int devfn, int offset, type value) \
|
|
|
|
{ \
|
|
|
|
return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
|
|
|
|
devfn, offset, value); \
|
|
|
|
}
|
|
|
|
|
|
|
|
EARLY_PCI_OP(read, byte, u8 *)
|
|
|
|
EARLY_PCI_OP(read, word, u16 *)
|
|
|
|
EARLY_PCI_OP(read, dword, u32 *)
|
|
|
|
EARLY_PCI_OP(write, byte, u8)
|
|
|
|
EARLY_PCI_OP(write, word, u16)
|
|
|
|
EARLY_PCI_OP(write, dword, u32)
|
2007-07-11 08:37:45 +04:00
|
|
|
|
|
|
|
extern int pci_bus_find_capability (struct pci_bus *bus, unsigned int devfn, int cap);
|
|
|
|
int early_find_capability(struct pci_controller *hose, int bus, int devfn,
|
|
|
|
int cap)
|
|
|
|
{
|
|
|
|
return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
|
|
|
|
}
|