2019-05-29 17:17:59 +03:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2017-01-25 01:57:52 +03:00
|
|
|
/*
|
|
|
|
* intel_hdmi_audio.c - Intel HDMI audio driver
|
|
|
|
*
|
|
|
|
* Copyright (C) 2016 Intel Corp
|
|
|
|
* Authors: Sailaja Bandarupalli <sailaja.bandarupalli@intel.com>
|
|
|
|
* Ramesh Babu K V <ramesh.babu@intel.com>
|
|
|
|
* Vaibhav Agarwal <vaibhav.agarwal@intel.com>
|
|
|
|
* Jerome Anand <jerome.anand@intel.com>
|
|
|
|
* ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
|
|
|
|
*
|
|
|
|
* ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
|
|
|
|
* ALSA driver for Intel HDMI audio
|
|
|
|
*/
|
|
|
|
|
2017-02-02 18:19:03 +03:00
|
|
|
#include <linux/types.h>
|
2017-01-25 01:57:52 +03:00
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <linux/module.h>
|
2017-01-31 15:52:22 +03:00
|
|
|
#include <linux/interrupt.h>
|
2017-02-02 18:19:03 +03:00
|
|
|
#include <linux/pm_runtime.h>
|
2017-02-03 00:03:22 +03:00
|
|
|
#include <linux/dma-mapping.h>
|
2017-02-11 10:21:56 +03:00
|
|
|
#include <linux/delay.h>
|
2017-01-25 01:57:52 +03:00
|
|
|
#include <sound/core.h>
|
2017-02-02 18:19:03 +03:00
|
|
|
#include <sound/asoundef.h>
|
|
|
|
#include <sound/pcm.h>
|
2017-01-25 01:57:52 +03:00
|
|
|
#include <sound/pcm_params.h>
|
|
|
|
#include <sound/initval.h>
|
|
|
|
#include <sound/control.h>
|
2017-02-14 14:29:38 +03:00
|
|
|
#include <sound/jack.h>
|
2017-02-02 18:19:03 +03:00
|
|
|
#include <drm/drm_edid.h>
|
2017-01-31 15:52:22 +03:00
|
|
|
#include <drm/intel_lpe_audio.h>
|
2017-01-25 01:57:52 +03:00
|
|
|
#include "intel_hdmi_audio.h"
|
|
|
|
|
2022-06-17 01:29:09 +03:00
|
|
|
#define INTEL_HDMI_AUDIO_SUSPEND_DELAY_MS 5000
|
|
|
|
|
2017-04-27 19:02:30 +03:00
|
|
|
#define for_each_pipe(card_ctx, pipe) \
|
|
|
|
for ((pipe) = 0; (pipe) < (card_ctx)->num_pipes; (pipe)++)
|
2017-04-27 19:02:29 +03:00
|
|
|
#define for_each_port(card_ctx, port) \
|
|
|
|
for ((port) = 0; (port) < (card_ctx)->num_ports; (port)++)
|
|
|
|
|
2017-01-25 01:57:52 +03:00
|
|
|
/*standard module options for ALSA. This module supports only one card*/
|
|
|
|
static int hdmi_card_index = SNDRV_DEFAULT_IDX1;
|
|
|
|
static char *hdmi_card_id = SNDRV_DEFAULT_STR1;
|
ALSA: x86: hdmi: Add single_port option for compatible behavior
The recent support for the multiple PCM devices allowed user to use
multiple HDMI/DP outputs, but at the same time, the PCM stream
assignment has been changed, too. Due to that, the former PCM#0
(there was only one stream in the past) is likely assigned to a
different one (e.g. PCM#2), and it ends up with the regression when
user sticks with the fixed configuration using the device#0.
Although the multiple monitor support shouldn't matter when user
deploys the backend like PulseAudio that checks the jack detection
state, the behavior change isn't always acceptable for some users.
As a mitigation, this patch introduces an option to switch the
behavior back to the old-good-days: when the new option,
single_port=1, is passed, the driver creates only a single PCM device,
and it's assigned to the first connected one, like the earlier
versions did. The option is turned off as default still to support
the multiple monitors.
Fixes: 8a2d6ae1f737 ("ALSA: x86: Register multiple PCM devices for the LPE audio card")
Reported-and-tested-by: Hubert Mantel <mantel@metadox.de>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2018-02-20 19:33:45 +03:00
|
|
|
static bool single_port;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
module_param_named(index, hdmi_card_index, int, 0444);
|
|
|
|
MODULE_PARM_DESC(index,
|
|
|
|
"Index value for INTEL Intel HDMI Audio controller.");
|
|
|
|
module_param_named(id, hdmi_card_id, charp, 0444);
|
|
|
|
MODULE_PARM_DESC(id,
|
|
|
|
"ID string for INTEL Intel HDMI Audio controller.");
|
ALSA: x86: hdmi: Add single_port option for compatible behavior
The recent support for the multiple PCM devices allowed user to use
multiple HDMI/DP outputs, but at the same time, the PCM stream
assignment has been changed, too. Due to that, the former PCM#0
(there was only one stream in the past) is likely assigned to a
different one (e.g. PCM#2), and it ends up with the regression when
user sticks with the fixed configuration using the device#0.
Although the multiple monitor support shouldn't matter when user
deploys the backend like PulseAudio that checks the jack detection
state, the behavior change isn't always acceptable for some users.
As a mitigation, this patch introduces an option to switch the
behavior back to the old-good-days: when the new option,
single_port=1, is passed, the driver creates only a single PCM device,
and it's assigned to the first connected one, like the earlier
versions did. The option is turned off as default still to support
the multiple monitors.
Fixes: 8a2d6ae1f737 ("ALSA: x86: Register multiple PCM devices for the LPE audio card")
Reported-and-tested-by: Hubert Mantel <mantel@metadox.de>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2018-02-20 19:33:45 +03:00
|
|
|
module_param(single_port, bool, 0444);
|
|
|
|
MODULE_PARM_DESC(single_port,
|
|
|
|
"Single-port mode (for compatibility)");
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* ELD SA bits in the CEA Speaker Allocation data block
|
|
|
|
*/
|
2017-02-01 18:45:38 +03:00
|
|
|
static const int eld_speaker_allocation_bits[] = {
|
2017-01-25 01:57:52 +03:00
|
|
|
[0] = FL | FR,
|
|
|
|
[1] = LFE,
|
|
|
|
[2] = FC,
|
|
|
|
[3] = RL | RR,
|
|
|
|
[4] = RC,
|
|
|
|
[5] = FLC | FRC,
|
|
|
|
[6] = RLC | RRC,
|
|
|
|
/* the following are not defined in ELD yet */
|
|
|
|
[7] = 0,
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This is an ordered list!
|
|
|
|
*
|
|
|
|
* The preceding ones have better chances to be selected by
|
|
|
|
* hdmi_channel_allocation().
|
|
|
|
*/
|
|
|
|
static struct cea_channel_speaker_allocation channel_allocations[] = {
|
|
|
|
/* channel: 7 6 5 4 3 2 1 0 */
|
|
|
|
{ .ca_index = 0x00, .speakers = { 0, 0, 0, 0, 0, 0, FR, FL } },
|
|
|
|
/* 2.1 */
|
|
|
|
{ .ca_index = 0x01, .speakers = { 0, 0, 0, 0, 0, LFE, FR, FL } },
|
|
|
|
/* Dolby Surround */
|
|
|
|
{ .ca_index = 0x02, .speakers = { 0, 0, 0, 0, FC, 0, FR, FL } },
|
|
|
|
/* surround40 */
|
|
|
|
{ .ca_index = 0x08, .speakers = { 0, 0, RR, RL, 0, 0, FR, FL } },
|
|
|
|
/* surround41 */
|
|
|
|
{ .ca_index = 0x09, .speakers = { 0, 0, RR, RL, 0, LFE, FR, FL } },
|
|
|
|
/* surround50 */
|
|
|
|
{ .ca_index = 0x0a, .speakers = { 0, 0, RR, RL, FC, 0, FR, FL } },
|
|
|
|
/* surround51 */
|
|
|
|
{ .ca_index = 0x0b, .speakers = { 0, 0, RR, RL, FC, LFE, FR, FL } },
|
|
|
|
/* 6.1 */
|
|
|
|
{ .ca_index = 0x0f, .speakers = { 0, RC, RR, RL, FC, LFE, FR, FL } },
|
|
|
|
/* surround71 */
|
|
|
|
{ .ca_index = 0x13, .speakers = { RRC, RLC, RR, RL, FC, LFE, FR, FL } },
|
|
|
|
|
|
|
|
{ .ca_index = 0x03, .speakers = { 0, 0, 0, 0, FC, LFE, FR, FL } },
|
|
|
|
{ .ca_index = 0x04, .speakers = { 0, 0, 0, RC, 0, 0, FR, FL } },
|
|
|
|
{ .ca_index = 0x05, .speakers = { 0, 0, 0, RC, 0, LFE, FR, FL } },
|
|
|
|
{ .ca_index = 0x06, .speakers = { 0, 0, 0, RC, FC, 0, FR, FL } },
|
|
|
|
{ .ca_index = 0x07, .speakers = { 0, 0, 0, RC, FC, LFE, FR, FL } },
|
|
|
|
{ .ca_index = 0x0c, .speakers = { 0, RC, RR, RL, 0, 0, FR, FL } },
|
|
|
|
{ .ca_index = 0x0d, .speakers = { 0, RC, RR, RL, 0, LFE, FR, FL } },
|
|
|
|
{ .ca_index = 0x0e, .speakers = { 0, RC, RR, RL, FC, 0, FR, FL } },
|
|
|
|
{ .ca_index = 0x10, .speakers = { RRC, RLC, RR, RL, 0, 0, FR, FL } },
|
|
|
|
{ .ca_index = 0x11, .speakers = { RRC, RLC, RR, RL, 0, LFE, FR, FL } },
|
|
|
|
{ .ca_index = 0x12, .speakers = { RRC, RLC, RR, RL, FC, 0, FR, FL } },
|
|
|
|
{ .ca_index = 0x14, .speakers = { FRC, FLC, 0, 0, 0, 0, FR, FL } },
|
|
|
|
{ .ca_index = 0x15, .speakers = { FRC, FLC, 0, 0, 0, LFE, FR, FL } },
|
|
|
|
{ .ca_index = 0x16, .speakers = { FRC, FLC, 0, 0, FC, 0, FR, FL } },
|
|
|
|
{ .ca_index = 0x17, .speakers = { FRC, FLC, 0, 0, FC, LFE, FR, FL } },
|
|
|
|
{ .ca_index = 0x18, .speakers = { FRC, FLC, 0, RC, 0, 0, FR, FL } },
|
|
|
|
{ .ca_index = 0x19, .speakers = { FRC, FLC, 0, RC, 0, LFE, FR, FL } },
|
|
|
|
{ .ca_index = 0x1a, .speakers = { FRC, FLC, 0, RC, FC, 0, FR, FL } },
|
|
|
|
{ .ca_index = 0x1b, .speakers = { FRC, FLC, 0, RC, FC, LFE, FR, FL } },
|
|
|
|
{ .ca_index = 0x1c, .speakers = { FRC, FLC, RR, RL, 0, 0, FR, FL } },
|
|
|
|
{ .ca_index = 0x1d, .speakers = { FRC, FLC, RR, RL, 0, LFE, FR, FL } },
|
|
|
|
{ .ca_index = 0x1e, .speakers = { FRC, FLC, RR, RL, FC, 0, FR, FL } },
|
|
|
|
{ .ca_index = 0x1f, .speakers = { FRC, FLC, RR, RL, FC, LFE, FR, FL } },
|
|
|
|
};
|
|
|
|
|
2017-02-01 18:45:38 +03:00
|
|
|
static const struct channel_map_table map_tables[] = {
|
2017-01-25 01:57:52 +03:00
|
|
|
{ SNDRV_CHMAP_FL, 0x00, FL },
|
|
|
|
{ SNDRV_CHMAP_FR, 0x01, FR },
|
|
|
|
{ SNDRV_CHMAP_RL, 0x04, RL },
|
|
|
|
{ SNDRV_CHMAP_RR, 0x05, RR },
|
|
|
|
{ SNDRV_CHMAP_LFE, 0x02, LFE },
|
|
|
|
{ SNDRV_CHMAP_FC, 0x03, FC },
|
|
|
|
{ SNDRV_CHMAP_RLC, 0x06, RLC },
|
|
|
|
{ SNDRV_CHMAP_RRC, 0x07, RRC },
|
|
|
|
{} /* terminator */
|
|
|
|
};
|
|
|
|
|
|
|
|
/* hardware capability structure */
|
2017-02-05 00:05:33 +03:00
|
|
|
static const struct snd_pcm_hardware had_pcm_hardware = {
|
2017-01-25 01:57:52 +03:00
|
|
|
.info = (SNDRV_PCM_INFO_INTERLEAVED |
|
2017-02-02 23:33:54 +03:00
|
|
|
SNDRV_PCM_INFO_MMAP |
|
2017-02-07 10:09:12 +03:00
|
|
|
SNDRV_PCM_INFO_MMAP_VALID |
|
|
|
|
SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
|
2017-02-07 15:53:42 +03:00
|
|
|
.formats = (SNDRV_PCM_FMTBIT_S16_LE |
|
|
|
|
SNDRV_PCM_FMTBIT_S24_LE |
|
2017-02-07 15:33:17 +03:00
|
|
|
SNDRV_PCM_FMTBIT_S32_LE),
|
2017-01-25 01:57:52 +03:00
|
|
|
.rates = SNDRV_PCM_RATE_32000 |
|
|
|
|
SNDRV_PCM_RATE_44100 |
|
|
|
|
SNDRV_PCM_RATE_48000 |
|
|
|
|
SNDRV_PCM_RATE_88200 |
|
|
|
|
SNDRV_PCM_RATE_96000 |
|
|
|
|
SNDRV_PCM_RATE_176400 |
|
|
|
|
SNDRV_PCM_RATE_192000,
|
|
|
|
.rate_min = HAD_MIN_RATE,
|
|
|
|
.rate_max = HAD_MAX_RATE,
|
|
|
|
.channels_min = HAD_MIN_CHANNEL,
|
|
|
|
.channels_max = HAD_MAX_CHANNEL,
|
|
|
|
.buffer_bytes_max = HAD_MAX_BUFFER,
|
|
|
|
.period_bytes_min = HAD_MIN_PERIOD_BYTES,
|
|
|
|
.period_bytes_max = HAD_MAX_PERIOD_BYTES,
|
|
|
|
.periods_min = HAD_MIN_PERIODS,
|
|
|
|
.periods_max = HAD_MAX_PERIODS,
|
|
|
|
.fifo_size = HAD_FIFO_SIZE,
|
|
|
|
};
|
|
|
|
|
2017-02-02 15:00:12 +03:00
|
|
|
/* Get the active PCM substream;
|
|
|
|
* Call had_substream_put() for unreferecing.
|
|
|
|
* Don't call this inside had_spinlock, as it takes by itself
|
|
|
|
*/
|
|
|
|
static struct snd_pcm_substream *
|
|
|
|
had_substream_get(struct snd_intelhad *intelhaddata)
|
|
|
|
{
|
|
|
|
struct snd_pcm_substream *substream;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&intelhaddata->had_spinlock, flags);
|
|
|
|
substream = intelhaddata->stream_info.substream;
|
|
|
|
if (substream)
|
|
|
|
intelhaddata->stream_info.substream_refcount++;
|
|
|
|
spin_unlock_irqrestore(&intelhaddata->had_spinlock, flags);
|
|
|
|
return substream;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Unref the active PCM substream;
|
|
|
|
* Don't call this inside had_spinlock, as it takes by itself
|
|
|
|
*/
|
|
|
|
static void had_substream_put(struct snd_intelhad *intelhaddata)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&intelhaddata->had_spinlock, flags);
|
|
|
|
intelhaddata->stream_info.substream_refcount--;
|
|
|
|
spin_unlock_irqrestore(&intelhaddata->had_spinlock, flags);
|
|
|
|
}
|
|
|
|
|
2017-04-27 19:02:30 +03:00
|
|
|
static u32 had_config_offset(int pipe)
|
|
|
|
{
|
|
|
|
switch (pipe) {
|
|
|
|
default:
|
|
|
|
case 0:
|
|
|
|
return AUDIO_HDMI_CONFIG_A;
|
|
|
|
case 1:
|
|
|
|
return AUDIO_HDMI_CONFIG_B;
|
|
|
|
case 2:
|
|
|
|
return AUDIO_HDMI_CONFIG_C;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-01-25 01:57:52 +03:00
|
|
|
/* Register access functions */
|
2017-04-27 19:02:30 +03:00
|
|
|
static u32 had_read_register_raw(struct snd_intelhad_card *card_ctx,
|
|
|
|
int pipe, u32 reg)
|
2017-02-16 00:02:10 +03:00
|
|
|
{
|
2017-04-27 19:02:30 +03:00
|
|
|
return ioread32(card_ctx->mmio_start + had_config_offset(pipe) + reg);
|
2017-02-16 00:02:10 +03:00
|
|
|
}
|
|
|
|
|
2017-04-27 19:02:30 +03:00
|
|
|
static void had_write_register_raw(struct snd_intelhad_card *card_ctx,
|
|
|
|
int pipe, u32 reg, u32 val)
|
2017-02-16 00:02:10 +03:00
|
|
|
{
|
2017-04-27 19:02:30 +03:00
|
|
|
iowrite32(val, card_ctx->mmio_start + had_config_offset(pipe) + reg);
|
2017-02-16 00:02:10 +03:00
|
|
|
}
|
|
|
|
|
2017-02-03 10:50:06 +03:00
|
|
|
static void had_read_register(struct snd_intelhad *ctx, u32 reg, u32 *val)
|
2017-01-25 01:57:52 +03:00
|
|
|
{
|
2017-02-16 00:02:10 +03:00
|
|
|
if (!ctx->connected)
|
|
|
|
*val = 0;
|
|
|
|
else
|
2017-04-27 19:02:30 +03:00
|
|
|
*val = had_read_register_raw(ctx->card_ctx, ctx->pipe, reg);
|
2017-01-25 01:57:52 +03:00
|
|
|
}
|
|
|
|
|
2017-02-03 10:50:06 +03:00
|
|
|
static void had_write_register(struct snd_intelhad *ctx, u32 reg, u32 val)
|
2017-01-25 01:57:52 +03:00
|
|
|
{
|
2017-02-16 00:02:10 +03:00
|
|
|
if (ctx->connected)
|
2017-04-27 19:02:30 +03:00
|
|
|
had_write_register_raw(ctx->card_ctx, ctx->pipe, reg, val);
|
2017-01-25 01:57:52 +03:00
|
|
|
}
|
|
|
|
|
2017-01-31 15:52:22 +03:00
|
|
|
/*
|
2017-02-02 15:00:12 +03:00
|
|
|
* enable / disable audio configuration
|
|
|
|
*
|
2017-02-03 10:50:06 +03:00
|
|
|
* The normal read/modify should not directly be used on VLV2 for
|
2017-01-31 15:52:22 +03:00
|
|
|
* updating AUD_CONFIG register.
|
2017-01-25 01:57:52 +03:00
|
|
|
* This is because:
|
|
|
|
* Bit6 of AUD_CONFIG register is writeonly due to a silicon bug on VLV2
|
2021-07-05 10:37:36 +03:00
|
|
|
* HDMI IP. As a result a read-modify of AUD_CONFIG register will always
|
2017-01-25 01:57:52 +03:00
|
|
|
* clear bit6. AUD_CONFIG[6:4] represents the "channels" field of the
|
|
|
|
* register. This field should be 1xy binary for configuration with 6 or
|
|
|
|
* more channels. Read-modify of AUD_CONFIG (Eg. for enabling audio)
|
|
|
|
* causes the "channels" field to be updated as 0xy binary resulting in
|
|
|
|
* bad audio. The fix is to always write the AUD_CONFIG[6:4] with
|
|
|
|
* appropriate value when doing read-modify of AUD_CONFIG register.
|
|
|
|
*/
|
2017-02-07 18:17:06 +03:00
|
|
|
static void had_enable_audio(struct snd_intelhad *intelhaddata,
|
2017-02-05 00:05:33 +03:00
|
|
|
bool enable)
|
2017-01-25 01:57:52 +03:00
|
|
|
{
|
2017-02-07 18:17:06 +03:00
|
|
|
/* update the cached value */
|
|
|
|
intelhaddata->aud_config.regx.aud_en = enable;
|
|
|
|
had_write_register(intelhaddata, AUD_CONFIG,
|
|
|
|
intelhaddata->aud_config.regval);
|
2017-01-25 01:57:52 +03:00
|
|
|
}
|
|
|
|
|
2017-02-07 09:55:27 +03:00
|
|
|
/* forcibly ACKs to both BUFFER_DONE and BUFFER_UNDERRUN interrupts */
|
|
|
|
static void had_ack_irqs(struct snd_intelhad *ctx)
|
2017-01-31 15:52:22 +03:00
|
|
|
{
|
|
|
|
u32 status_reg;
|
|
|
|
|
2017-02-16 00:02:10 +03:00
|
|
|
if (!ctx->connected)
|
|
|
|
return;
|
2017-02-07 09:55:27 +03:00
|
|
|
had_read_register(ctx, AUD_HDMI_STATUS, &status_reg);
|
|
|
|
status_reg |= HDMI_AUDIO_BUFFER_DONE | HDMI_AUDIO_UNDERRUN;
|
|
|
|
had_write_register(ctx, AUD_HDMI_STATUS, status_reg);
|
|
|
|
had_read_register(ctx, AUD_HDMI_STATUS, &status_reg);
|
2017-01-31 15:52:22 +03:00
|
|
|
}
|
|
|
|
|
2017-02-04 23:39:56 +03:00
|
|
|
/* Reset buffer pointers */
|
|
|
|
static void had_reset_audio(struct snd_intelhad *intelhaddata)
|
2017-01-25 01:57:52 +03:00
|
|
|
{
|
2017-02-07 14:17:23 +03:00
|
|
|
had_write_register(intelhaddata, AUD_HDMI_STATUS,
|
|
|
|
AUD_HDMI_STATUSG_MASK_FUNCRST);
|
2017-02-04 23:39:56 +03:00
|
|
|
had_write_register(intelhaddata, AUD_HDMI_STATUS, 0);
|
2017-01-25 01:57:52 +03:00
|
|
|
}
|
|
|
|
|
2017-01-31 19:09:13 +03:00
|
|
|
/*
|
2017-01-25 01:57:52 +03:00
|
|
|
* initialize audio channel status registers
|
|
|
|
* This function is called in the prepare callback
|
|
|
|
*/
|
|
|
|
static int had_prog_status_reg(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_intelhad *intelhaddata)
|
|
|
|
{
|
2017-02-02 17:58:35 +03:00
|
|
|
union aud_ch_status_0 ch_stat0 = {.regval = 0};
|
|
|
|
union aud_ch_status_1 ch_stat1 = {.regval = 0};
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-02-02 17:58:35 +03:00
|
|
|
ch_stat0.regx.lpcm_id = (intelhaddata->aes_bits &
|
2017-01-31 19:09:13 +03:00
|
|
|
IEC958_AES0_NONAUDIO) >> 1;
|
2017-02-02 17:58:35 +03:00
|
|
|
ch_stat0.regx.clk_acc = (intelhaddata->aes_bits &
|
2017-01-31 19:09:13 +03:00
|
|
|
IEC958_AES3_CON_CLOCK) >> 4;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
switch (substream->runtime->rate) {
|
|
|
|
case AUD_SAMPLE_RATE_32:
|
2017-02-02 17:58:35 +03:00
|
|
|
ch_stat0.regx.samp_freq = CH_STATUS_MAP_32KHZ;
|
2017-01-25 01:57:52 +03:00
|
|
|
break;
|
|
|
|
|
|
|
|
case AUD_SAMPLE_RATE_44_1:
|
2017-02-02 17:58:35 +03:00
|
|
|
ch_stat0.regx.samp_freq = CH_STATUS_MAP_44KHZ;
|
2017-01-25 01:57:52 +03:00
|
|
|
break;
|
|
|
|
case AUD_SAMPLE_RATE_48:
|
2017-02-02 17:58:35 +03:00
|
|
|
ch_stat0.regx.samp_freq = CH_STATUS_MAP_48KHZ;
|
2017-01-25 01:57:52 +03:00
|
|
|
break;
|
|
|
|
case AUD_SAMPLE_RATE_88_2:
|
2017-02-02 17:58:35 +03:00
|
|
|
ch_stat0.regx.samp_freq = CH_STATUS_MAP_88KHZ;
|
2017-01-25 01:57:52 +03:00
|
|
|
break;
|
|
|
|
case AUD_SAMPLE_RATE_96:
|
2017-02-02 17:58:35 +03:00
|
|
|
ch_stat0.regx.samp_freq = CH_STATUS_MAP_96KHZ;
|
2017-01-25 01:57:52 +03:00
|
|
|
break;
|
|
|
|
case AUD_SAMPLE_RATE_176_4:
|
2017-02-02 17:58:35 +03:00
|
|
|
ch_stat0.regx.samp_freq = CH_STATUS_MAP_176KHZ;
|
2017-01-25 01:57:52 +03:00
|
|
|
break;
|
|
|
|
case AUD_SAMPLE_RATE_192:
|
2017-02-02 17:58:35 +03:00
|
|
|
ch_stat0.regx.samp_freq = CH_STATUS_MAP_192KHZ;
|
2017-01-25 01:57:52 +03:00
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
/* control should never come here */
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2017-01-31 19:09:13 +03:00
|
|
|
|
2017-01-30 19:23:39 +03:00
|
|
|
had_write_register(intelhaddata,
|
2017-02-02 17:58:35 +03:00
|
|
|
AUD_CH_STATUS_0, ch_stat0.regval);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-02-07 15:33:17 +03:00
|
|
|
switch (substream->runtime->format) {
|
|
|
|
case SNDRV_PCM_FORMAT_S16_LE:
|
2017-02-02 17:58:35 +03:00
|
|
|
ch_stat1.regx.max_wrd_len = MAX_SMPL_WIDTH_20;
|
|
|
|
ch_stat1.regx.wrd_len = SMPL_WIDTH_16BITS;
|
2017-02-07 15:33:17 +03:00
|
|
|
break;
|
|
|
|
case SNDRV_PCM_FORMAT_S24_LE:
|
|
|
|
case SNDRV_PCM_FORMAT_S32_LE:
|
2017-02-02 17:58:35 +03:00
|
|
|
ch_stat1.regx.max_wrd_len = MAX_SMPL_WIDTH_24;
|
|
|
|
ch_stat1.regx.wrd_len = SMPL_WIDTH_24BITS;
|
2017-02-07 15:33:17 +03:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return -EINVAL;
|
2017-01-25 01:57:52 +03:00
|
|
|
}
|
2017-01-31 19:09:13 +03:00
|
|
|
|
2017-01-30 19:23:39 +03:00
|
|
|
had_write_register(intelhaddata,
|
2017-02-02 17:58:35 +03:00
|
|
|
AUD_CH_STATUS_1, ch_stat1.regval);
|
2017-01-25 01:57:52 +03:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-01-30 18:09:11 +03:00
|
|
|
/*
|
2017-01-25 01:57:52 +03:00
|
|
|
* function to initialize audio
|
2021-07-05 10:37:36 +03:00
|
|
|
* registers and buffer configuration registers
|
2017-01-25 01:57:52 +03:00
|
|
|
* This function is called in the prepare callback
|
|
|
|
*/
|
2017-02-05 00:05:33 +03:00
|
|
|
static int had_init_audio_ctrl(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_intelhad *intelhaddata)
|
2017-01-25 01:57:52 +03:00
|
|
|
{
|
2017-02-02 17:58:35 +03:00
|
|
|
union aud_cfg cfg_val = {.regval = 0};
|
|
|
|
union aud_buf_config buf_cfg = {.regval = 0};
|
2017-01-25 01:57:52 +03:00
|
|
|
u8 channels;
|
|
|
|
|
|
|
|
had_prog_status_reg(substream, intelhaddata);
|
|
|
|
|
2017-02-02 17:58:35 +03:00
|
|
|
buf_cfg.regx.audio_fifo_watermark = FIFO_THRESHOLD;
|
|
|
|
buf_cfg.regx.dma_fifo_watermark = DMA_FIFO_THRESHOLD;
|
|
|
|
buf_cfg.regx.aud_delay = 0;
|
|
|
|
had_write_register(intelhaddata, AUD_BUF_CONFIG, buf_cfg.regval);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
channels = substream->runtime->channels;
|
2017-02-02 17:58:35 +03:00
|
|
|
cfg_val.regx.num_ch = channels - 2;
|
2017-01-25 01:57:52 +03:00
|
|
|
if (channels <= 2)
|
2017-02-02 17:58:35 +03:00
|
|
|
cfg_val.regx.layout = LAYOUT0;
|
2017-01-25 01:57:52 +03:00
|
|
|
else
|
2017-02-02 17:58:35 +03:00
|
|
|
cfg_val.regx.layout = LAYOUT1;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-02-07 15:53:42 +03:00
|
|
|
if (substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE)
|
|
|
|
cfg_val.regx.packet_mode = 1;
|
|
|
|
|
2017-02-07 15:33:17 +03:00
|
|
|
if (substream->runtime->format == SNDRV_PCM_FORMAT_S32_LE)
|
|
|
|
cfg_val.regx.left_align = 1;
|
|
|
|
|
2017-02-02 17:58:35 +03:00
|
|
|
cfg_val.regx.val_bit = 1;
|
2017-02-03 10:50:06 +03:00
|
|
|
|
|
|
|
/* fix up the DP bits */
|
|
|
|
if (intelhaddata->dp_output) {
|
|
|
|
cfg_val.regx.dp_modei = 1;
|
|
|
|
cfg_val.regx.set = 1;
|
|
|
|
}
|
|
|
|
|
2017-02-02 17:58:35 +03:00
|
|
|
had_write_register(intelhaddata, AUD_CONFIG, cfg_val.regval);
|
2017-02-07 18:17:06 +03:00
|
|
|
intelhaddata->aud_config = cfg_val;
|
2017-01-25 01:57:52 +03:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Compute derived values in channel_allocations[].
|
|
|
|
*/
|
|
|
|
static void init_channel_allocations(void)
|
|
|
|
{
|
|
|
|
int i, j;
|
|
|
|
struct cea_channel_speaker_allocation *p;
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
|
|
|
|
p = channel_allocations + i;
|
|
|
|
p->channels = 0;
|
|
|
|
p->spk_mask = 0;
|
|
|
|
for (j = 0; j < ARRAY_SIZE(p->speakers); j++)
|
|
|
|
if (p->speakers[j]) {
|
|
|
|
p->channels++;
|
|
|
|
p->spk_mask |= p->speakers[j];
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The transformation takes two steps:
|
|
|
|
*
|
|
|
|
* eld->spk_alloc => (eld_speaker_allocation_bits[]) => spk_mask
|
|
|
|
* spk_mask => (channel_allocations[]) => ai->CA
|
|
|
|
*
|
|
|
|
* TODO: it could select the wrong CA from multiple candidates.
|
|
|
|
*/
|
2017-02-05 00:05:33 +03:00
|
|
|
static int had_channel_allocation(struct snd_intelhad *intelhaddata,
|
|
|
|
int channels)
|
2017-01-25 01:57:52 +03:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
int ca = 0;
|
|
|
|
int spk_mask = 0;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* CA defaults to 0 for basic stereo audio
|
|
|
|
*/
|
|
|
|
if (channels <= 2)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* expand ELD's speaker allocation mask
|
|
|
|
*
|
|
|
|
* ELD tells the speaker mask in a compact(paired) form,
|
|
|
|
* expand ELD's notions to match the ones used by Audio InfoFrame.
|
|
|
|
*/
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(eld_speaker_allocation_bits); i++) {
|
2017-02-02 17:37:11 +03:00
|
|
|
if (intelhaddata->eld[DRM_ELD_SPEAKER] & (1 << i))
|
2017-01-25 01:57:52 +03:00
|
|
|
spk_mask |= eld_speaker_allocation_bits[i];
|
|
|
|
}
|
|
|
|
|
|
|
|
/* search for the first working match in the CA table */
|
|
|
|
for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
|
|
|
|
if (channels == channel_allocations[i].channels &&
|
|
|
|
(spk_mask & channel_allocations[i].spk_mask) ==
|
|
|
|
channel_allocations[i].spk_mask) {
|
|
|
|
ca = channel_allocations[i].ca_index;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-01-31 17:49:15 +03:00
|
|
|
dev_dbg(intelhaddata->dev, "select CA 0x%x for %d\n", ca, channels);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
return ca;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* from speaker bit mask to ALSA API channel position */
|
|
|
|
static int spk_to_chmap(int spk)
|
|
|
|
{
|
2017-02-01 18:45:38 +03:00
|
|
|
const struct channel_map_table *t = map_tables;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
for (; t->map; t++) {
|
|
|
|
if (t->spk_mask == spk)
|
|
|
|
return t->map;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-01-31 15:57:58 +03:00
|
|
|
static void had_build_channel_allocation_map(struct snd_intelhad *intelhaddata)
|
2017-01-25 01:57:52 +03:00
|
|
|
{
|
2017-01-31 19:09:13 +03:00
|
|
|
int i, c;
|
2017-01-25 01:57:52 +03:00
|
|
|
int spk_mask = 0;
|
|
|
|
struct snd_pcm_chmap_elem *chmap;
|
|
|
|
u8 eld_high, eld_high_mask = 0xF0;
|
|
|
|
u8 high_msb;
|
|
|
|
|
2017-02-15 23:42:20 +03:00
|
|
|
kfree(intelhaddata->chmap->chmap);
|
|
|
|
intelhaddata->chmap->chmap = NULL;
|
|
|
|
|
2017-01-25 01:57:52 +03:00
|
|
|
chmap = kzalloc(sizeof(*chmap), GFP_KERNEL);
|
2017-02-15 23:42:20 +03:00
|
|
|
if (!chmap)
|
2017-01-25 01:57:52 +03:00
|
|
|
return;
|
|
|
|
|
2017-02-02 17:37:11 +03:00
|
|
|
dev_dbg(intelhaddata->dev, "eld speaker = %x\n",
|
|
|
|
intelhaddata->eld[DRM_ELD_SPEAKER]);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
/* WA: Fix the max channel supported to 8 */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Sink may support more than 8 channels, if eld_high has more than
|
|
|
|
* one bit set. SOC supports max 8 channels.
|
|
|
|
* Refer eld_speaker_allocation_bits, for sink speaker allocation
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* if 0x2F < eld < 0x4F fall back to 0x2f, else fall back to 0x4F */
|
2017-02-02 17:37:11 +03:00
|
|
|
eld_high = intelhaddata->eld[DRM_ELD_SPEAKER] & eld_high_mask;
|
2017-01-25 01:57:52 +03:00
|
|
|
if ((eld_high & (eld_high-1)) && (eld_high > 0x1F)) {
|
|
|
|
/* eld_high & (eld_high-1): if more than 1 bit set */
|
|
|
|
/* 0x1F: 7 channels */
|
|
|
|
for (i = 1; i < 4; i++) {
|
|
|
|
high_msb = eld_high & (0x80 >> i);
|
|
|
|
if (high_msb) {
|
2017-02-02 17:37:11 +03:00
|
|
|
intelhaddata->eld[DRM_ELD_SPEAKER] &=
|
2017-01-25 01:57:52 +03:00
|
|
|
high_msb | 0xF;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(eld_speaker_allocation_bits); i++) {
|
2017-02-02 17:37:11 +03:00
|
|
|
if (intelhaddata->eld[DRM_ELD_SPEAKER] & (1 << i))
|
2017-01-25 01:57:52 +03:00
|
|
|
spk_mask |= eld_speaker_allocation_bits[i];
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
|
|
|
|
if (spk_mask == channel_allocations[i].spk_mask) {
|
|
|
|
for (c = 0; c < channel_allocations[i].channels; c++) {
|
|
|
|
chmap->map[c] = spk_to_chmap(
|
|
|
|
channel_allocations[i].speakers[
|
2017-01-31 19:09:13 +03:00
|
|
|
(MAX_SPEAKERS - 1) - c]);
|
2017-01-25 01:57:52 +03:00
|
|
|
}
|
|
|
|
chmap->channels = channel_allocations[i].channels;
|
|
|
|
intelhaddata->chmap->chmap = chmap;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2017-02-15 23:42:20 +03:00
|
|
|
if (i >= ARRAY_SIZE(channel_allocations))
|
2017-01-25 01:57:52 +03:00
|
|
|
kfree(chmap);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* ALSA API channel-map control callbacks
|
|
|
|
*/
|
|
|
|
static int had_chmap_ctl_info(struct snd_kcontrol *kcontrol,
|
|
|
|
struct snd_ctl_elem_info *uinfo)
|
|
|
|
{
|
|
|
|
uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
|
|
|
|
uinfo->count = HAD_MAX_CHANNEL;
|
|
|
|
uinfo->value.integer.min = 0;
|
|
|
|
uinfo->value.integer.max = SNDRV_CHMAP_LAST;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int had_chmap_ctl_get(struct snd_kcontrol *kcontrol,
|
|
|
|
struct snd_ctl_elem_value *ucontrol)
|
|
|
|
{
|
|
|
|
struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
|
|
|
|
struct snd_intelhad *intelhaddata = info->private_data;
|
2017-01-31 19:09:13 +03:00
|
|
|
int i;
|
2017-01-25 01:57:52 +03:00
|
|
|
const struct snd_pcm_chmap_elem *chmap;
|
|
|
|
|
2017-02-15 23:45:06 +03:00
|
|
|
memset(ucontrol->value.integer.value, 0,
|
|
|
|
sizeof(long) * HAD_MAX_CHANNEL);
|
2017-02-01 19:24:02 +03:00
|
|
|
mutex_lock(&intelhaddata->mutex);
|
|
|
|
if (!intelhaddata->chmap->chmap) {
|
|
|
|
mutex_unlock(&intelhaddata->mutex);
|
2017-02-15 23:45:06 +03:00
|
|
|
return 0;
|
2017-02-01 19:24:02 +03:00
|
|
|
}
|
|
|
|
|
2017-01-25 01:57:52 +03:00
|
|
|
chmap = intelhaddata->chmap->chmap;
|
2017-01-31 17:49:15 +03:00
|
|
|
for (i = 0; i < chmap->channels; i++)
|
2017-01-25 01:57:52 +03:00
|
|
|
ucontrol->value.integer.value[i] = chmap->map[i];
|
2017-02-01 19:24:02 +03:00
|
|
|
mutex_unlock(&intelhaddata->mutex);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int had_register_chmap_ctls(struct snd_intelhad *intelhaddata,
|
|
|
|
struct snd_pcm *pcm)
|
|
|
|
{
|
2017-01-31 19:09:13 +03:00
|
|
|
int err;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
err = snd_pcm_add_chmap_ctls(pcm, SNDRV_PCM_STREAM_PLAYBACK,
|
|
|
|
NULL, 0, (unsigned long)intelhaddata,
|
|
|
|
&intelhaddata->chmap);
|
|
|
|
if (err < 0)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
intelhaddata->chmap->private_data = intelhaddata;
|
2017-01-31 18:11:27 +03:00
|
|
|
intelhaddata->chmap->kctl->info = had_chmap_ctl_info;
|
|
|
|
intelhaddata->chmap->kctl->get = had_chmap_ctl_get;
|
2017-01-25 01:57:52 +03:00
|
|
|
intelhaddata->chmap->chmap = NULL;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-01-30 18:09:11 +03:00
|
|
|
/*
|
2017-02-02 19:27:40 +03:00
|
|
|
* Initialize Data Island Packets registers
|
2017-01-25 01:57:52 +03:00
|
|
|
* This function is called in the prepare callback
|
|
|
|
*/
|
2017-02-05 00:05:33 +03:00
|
|
|
static void had_prog_dip(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_intelhad *intelhaddata)
|
2017-01-25 01:57:52 +03:00
|
|
|
{
|
|
|
|
int i;
|
2017-02-02 17:58:35 +03:00
|
|
|
union aud_ctrl_st ctrl_state = {.regval = 0};
|
|
|
|
union aud_info_frame2 frame2 = {.regval = 0};
|
|
|
|
union aud_info_frame3 frame3 = {.regval = 0};
|
2017-01-25 01:57:52 +03:00
|
|
|
u8 checksum = 0;
|
2017-01-31 23:16:52 +03:00
|
|
|
u32 info_frame;
|
2017-01-25 01:57:52 +03:00
|
|
|
int channels;
|
2017-02-02 19:06:38 +03:00
|
|
|
int ca;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
channels = substream->runtime->channels;
|
|
|
|
|
2017-02-02 17:58:35 +03:00
|
|
|
had_write_register(intelhaddata, AUD_CNTL_ST, ctrl_state.regval);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-02-05 00:05:33 +03:00
|
|
|
ca = had_channel_allocation(intelhaddata, channels);
|
2017-01-31 23:16:52 +03:00
|
|
|
if (intelhaddata->dp_output) {
|
|
|
|
info_frame = DP_INFO_FRAME_WORD1;
|
2017-02-02 19:06:38 +03:00
|
|
|
frame2.regval = (substream->runtime->channels - 1) | (ca << 24);
|
2017-01-31 23:16:52 +03:00
|
|
|
} else {
|
|
|
|
info_frame = HDMI_INFO_FRAME_WORD1;
|
2017-02-02 17:58:35 +03:00
|
|
|
frame2.regx.chnl_cnt = substream->runtime->channels - 1;
|
2017-02-02 19:06:38 +03:00
|
|
|
frame3.regx.chnl_alloc = ca;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-01-31 19:09:13 +03:00
|
|
|
/* Calculte the byte wide checksum for all valid DIP words */
|
2017-01-31 23:16:52 +03:00
|
|
|
for (i = 0; i < BYTES_PER_WORD; i++)
|
2017-02-02 17:58:35 +03:00
|
|
|
checksum += (info_frame >> (i * 8)) & 0xff;
|
2017-01-31 23:16:52 +03:00
|
|
|
for (i = 0; i < BYTES_PER_WORD; i++)
|
2017-02-02 17:58:35 +03:00
|
|
|
checksum += (frame2.regval >> (i * 8)) & 0xff;
|
2017-01-31 23:16:52 +03:00
|
|
|
for (i = 0; i < BYTES_PER_WORD; i++)
|
2017-02-02 17:58:35 +03:00
|
|
|
checksum += (frame3.regval >> (i * 8)) & 0xff;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-02-02 17:58:35 +03:00
|
|
|
frame2.regx.chksum = -(checksum);
|
2017-01-31 23:16:52 +03:00
|
|
|
}
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-01-31 20:14:15 +03:00
|
|
|
had_write_register(intelhaddata, AUD_HDMIW_INFOFR, info_frame);
|
2017-02-02 17:58:35 +03:00
|
|
|
had_write_register(intelhaddata, AUD_HDMIW_INFOFR, frame2.regval);
|
|
|
|
had_write_register(intelhaddata, AUD_HDMIW_INFOFR, frame3.regval);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
/* program remaining DIP words with zero */
|
|
|
|
for (i = 0; i < HAD_MAX_DIP_WORDS-VALID_DIP_WORDS; i++)
|
2017-01-31 20:14:15 +03:00
|
|
|
had_write_register(intelhaddata, AUD_HDMIW_INFOFR, 0x0);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-02-02 17:58:35 +03:00
|
|
|
ctrl_state.regx.dip_freq = 1;
|
|
|
|
ctrl_state.regx.dip_en_sta = 1;
|
|
|
|
had_write_register(intelhaddata, AUD_CNTL_ST, ctrl_state.regval);
|
2017-01-25 01:57:52 +03:00
|
|
|
}
|
|
|
|
|
2017-01-31 23:16:52 +03:00
|
|
|
static int had_calculate_maud_value(u32 aud_samp_freq, u32 link_rate)
|
|
|
|
{
|
|
|
|
u32 maud_val;
|
|
|
|
|
2017-01-31 19:09:13 +03:00
|
|
|
/* Select maud according to DP 1.2 spec */
|
2017-01-31 23:16:52 +03:00
|
|
|
if (link_rate == DP_2_7_GHZ) {
|
|
|
|
switch (aud_samp_freq) {
|
|
|
|
case AUD_SAMPLE_RATE_32:
|
|
|
|
maud_val = AUD_SAMPLE_RATE_32_DP_2_7_MAUD_VAL;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AUD_SAMPLE_RATE_44_1:
|
|
|
|
maud_val = AUD_SAMPLE_RATE_44_1_DP_2_7_MAUD_VAL;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AUD_SAMPLE_RATE_48:
|
|
|
|
maud_val = AUD_SAMPLE_RATE_48_DP_2_7_MAUD_VAL;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AUD_SAMPLE_RATE_88_2:
|
|
|
|
maud_val = AUD_SAMPLE_RATE_88_2_DP_2_7_MAUD_VAL;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AUD_SAMPLE_RATE_96:
|
|
|
|
maud_val = AUD_SAMPLE_RATE_96_DP_2_7_MAUD_VAL;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AUD_SAMPLE_RATE_176_4:
|
|
|
|
maud_val = AUD_SAMPLE_RATE_176_4_DP_2_7_MAUD_VAL;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case HAD_MAX_RATE:
|
|
|
|
maud_val = HAD_MAX_RATE_DP_2_7_MAUD_VAL;
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
maud_val = -EINVAL;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
} else if (link_rate == DP_1_62_GHZ) {
|
|
|
|
switch (aud_samp_freq) {
|
|
|
|
case AUD_SAMPLE_RATE_32:
|
|
|
|
maud_val = AUD_SAMPLE_RATE_32_DP_1_62_MAUD_VAL;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AUD_SAMPLE_RATE_44_1:
|
|
|
|
maud_val = AUD_SAMPLE_RATE_44_1_DP_1_62_MAUD_VAL;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AUD_SAMPLE_RATE_48:
|
|
|
|
maud_val = AUD_SAMPLE_RATE_48_DP_1_62_MAUD_VAL;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AUD_SAMPLE_RATE_88_2:
|
|
|
|
maud_val = AUD_SAMPLE_RATE_88_2_DP_1_62_MAUD_VAL;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AUD_SAMPLE_RATE_96:
|
|
|
|
maud_val = AUD_SAMPLE_RATE_96_DP_1_62_MAUD_VAL;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AUD_SAMPLE_RATE_176_4:
|
|
|
|
maud_val = AUD_SAMPLE_RATE_176_4_DP_1_62_MAUD_VAL;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case HAD_MAX_RATE:
|
|
|
|
maud_val = HAD_MAX_RATE_DP_1_62_MAUD_VAL;
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
maud_val = -EINVAL;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
} else
|
|
|
|
maud_val = -EINVAL;
|
|
|
|
|
|
|
|
return maud_val;
|
|
|
|
}
|
|
|
|
|
2017-01-30 18:09:11 +03:00
|
|
|
/*
|
2017-02-02 19:27:40 +03:00
|
|
|
* Program HDMI audio CTS value
|
2017-01-25 01:57:52 +03:00
|
|
|
*
|
|
|
|
* @aud_samp_freq: sampling frequency of audio data
|
|
|
|
* @tmds: sampling frequency of the display data
|
2017-02-05 00:05:33 +03:00
|
|
|
* @link_rate: DP link rate
|
2017-01-25 01:57:52 +03:00
|
|
|
* @n_param: N value, depends on aud_samp_freq
|
2017-02-05 00:05:33 +03:00
|
|
|
* @intelhaddata: substream private data
|
2017-01-25 01:57:52 +03:00
|
|
|
*
|
|
|
|
* Program CTS register based on the audio and display sampling frequency
|
|
|
|
*/
|
2017-02-05 00:05:33 +03:00
|
|
|
static void had_prog_cts(u32 aud_samp_freq, u32 tmds, u32 link_rate,
|
|
|
|
u32 n_param, struct snd_intelhad *intelhaddata)
|
2017-01-25 01:57:52 +03:00
|
|
|
{
|
|
|
|
u32 cts_val;
|
|
|
|
u64 dividend, divisor;
|
|
|
|
|
2017-01-31 23:16:52 +03:00
|
|
|
if (intelhaddata->dp_output) {
|
|
|
|
/* Substitute cts_val with Maud according to DP 1.2 spec*/
|
|
|
|
cts_val = had_calculate_maud_value(aud_samp_freq, link_rate);
|
|
|
|
} else {
|
|
|
|
/* Calculate CTS according to HDMI 1.3a spec*/
|
|
|
|
dividend = (u64)tmds * n_param*1000;
|
|
|
|
divisor = 128 * aud_samp_freq;
|
|
|
|
cts_val = div64_u64(dividend, divisor);
|
|
|
|
}
|
2017-01-31 17:49:15 +03:00
|
|
|
dev_dbg(intelhaddata->dev, "TMDS value=%d, N value=%d, CTS Value=%d\n",
|
2017-01-31 23:16:52 +03:00
|
|
|
tmds, n_param, cts_val);
|
2017-01-30 19:23:39 +03:00
|
|
|
had_write_register(intelhaddata, AUD_HDMI_CTS, (BIT(24) | cts_val));
|
2017-01-25 01:57:52 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static int had_calculate_n_value(u32 aud_samp_freq)
|
|
|
|
{
|
2017-01-31 19:09:13 +03:00
|
|
|
int n_val;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
/* Select N according to HDMI 1.3a spec*/
|
|
|
|
switch (aud_samp_freq) {
|
|
|
|
case AUD_SAMPLE_RATE_32:
|
|
|
|
n_val = 4096;
|
2017-01-31 19:09:13 +03:00
|
|
|
break;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
case AUD_SAMPLE_RATE_44_1:
|
|
|
|
n_val = 6272;
|
2017-01-31 19:09:13 +03:00
|
|
|
break;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
case AUD_SAMPLE_RATE_48:
|
|
|
|
n_val = 6144;
|
2017-01-31 19:09:13 +03:00
|
|
|
break;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
case AUD_SAMPLE_RATE_88_2:
|
|
|
|
n_val = 12544;
|
2017-01-31 19:09:13 +03:00
|
|
|
break;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
case AUD_SAMPLE_RATE_96:
|
|
|
|
n_val = 12288;
|
2017-01-31 19:09:13 +03:00
|
|
|
break;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
case AUD_SAMPLE_RATE_176_4:
|
|
|
|
n_val = 25088;
|
2017-01-31 19:09:13 +03:00
|
|
|
break;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
case HAD_MAX_RATE:
|
|
|
|
n_val = 24576;
|
2017-01-31 19:09:13 +03:00
|
|
|
break;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
default:
|
|
|
|
n_val = -EINVAL;
|
2017-01-31 19:09:13 +03:00
|
|
|
break;
|
2017-01-25 01:57:52 +03:00
|
|
|
}
|
|
|
|
return n_val;
|
|
|
|
}
|
|
|
|
|
2017-01-30 18:09:11 +03:00
|
|
|
/*
|
2017-02-02 19:27:40 +03:00
|
|
|
* Program HDMI audio N value
|
2017-01-25 01:57:52 +03:00
|
|
|
*
|
|
|
|
* @aud_samp_freq: sampling frequency of audio data
|
|
|
|
* @n_param: N value, depends on aud_samp_freq
|
2017-02-05 00:05:33 +03:00
|
|
|
* @intelhaddata: substream private data
|
2017-01-25 01:57:52 +03:00
|
|
|
*
|
|
|
|
* This function is called in the prepare callback.
|
|
|
|
* It programs based on the audio and display sampling frequency
|
|
|
|
*/
|
2017-02-05 00:05:33 +03:00
|
|
|
static int had_prog_n(u32 aud_samp_freq, u32 *n_param,
|
|
|
|
struct snd_intelhad *intelhaddata)
|
2017-01-25 01:57:52 +03:00
|
|
|
{
|
2017-01-31 19:09:13 +03:00
|
|
|
int n_val;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-01-31 23:16:52 +03:00
|
|
|
if (intelhaddata->dp_output) {
|
|
|
|
/*
|
|
|
|
* According to DP specs, Maud and Naud values hold
|
|
|
|
* a relationship, which is stated as:
|
|
|
|
* Maud/Naud = 512 * fs / f_LS_Clk
|
|
|
|
* where, fs is the sampling frequency of the audio stream
|
|
|
|
* and Naud is 32768 for Async clock.
|
|
|
|
*/
|
|
|
|
|
|
|
|
n_val = DP_NAUD_VAL;
|
|
|
|
} else
|
|
|
|
n_val = had_calculate_n_value(aud_samp_freq);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
if (n_val < 0)
|
|
|
|
return n_val;
|
|
|
|
|
2017-01-30 19:23:39 +03:00
|
|
|
had_write_register(intelhaddata, AUD_N_ENABLE, (BIT(24) | n_val));
|
2017-01-25 01:57:52 +03:00
|
|
|
*n_param = n_val;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
ALSA: x86: Refactor PCM process engine
This is again a big rewrite of the driver; now it touches the code to
process PCM stream transfers.
The most fundamental change is that the driver may support more than
four periods. Instead of keeping the same index between both the ring
buffer (with the fixed four buffer descriptors) and the PCM buffer
periods, we keep difference indices for both (bd_head and pcm_head
fields). In addition, when the periods are more than four, we need to
track both head and next indices. That is, we now have three indices:
bd_head, pcm_head and pcm_filled.
Also, the driver works better for periods < 4, too: the remaining BDs
out of four are marked as invalid, so that the hardware skips those
BDs in its loop.
By this flexibility, we can use even ALSA-lib dmix plugin, which
requires 16 periods as default.
The buffer size could be up to 20bit, so the max buffer size was
increased accordingly. However, the buffer pre-allocation is kept as
the old value (600kB) as default. The reason is the limited number of
BDs: since it doesn't suffice for the useful SG page management that
can fit with the usual page allocator like some other drivers, we have
to still allocate continuous pages, hence we shouldn't take too big
memories there.
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-02-03 02:01:18 +03:00
|
|
|
/*
|
|
|
|
* PCM ring buffer handling
|
|
|
|
*
|
|
|
|
* The hardware provides a ring buffer with the fixed 4 buffer descriptors
|
|
|
|
* (BDs). The driver maps these 4 BDs onto the PCM ring buffer. The mapping
|
|
|
|
* moves at each period elapsed. The below illustrates how it works:
|
|
|
|
*
|
|
|
|
* At time=0
|
|
|
|
* PCM | 0 | 1 | 2 | 3 | 4 | 5 | .... |n-1|
|
|
|
|
* BD | 0 | 1 | 2 | 3 |
|
|
|
|
*
|
|
|
|
* At time=1 (period elapsed)
|
|
|
|
* PCM | 0 | 1 | 2 | 3 | 4 | 5 | .... |n-1|
|
|
|
|
* BD | 1 | 2 | 3 | 0 |
|
|
|
|
*
|
|
|
|
* At time=2 (second period elapsed)
|
|
|
|
* PCM | 0 | 1 | 2 | 3 | 4 | 5 | .... |n-1|
|
|
|
|
* BD | 2 | 3 | 0 | 1 |
|
|
|
|
*
|
|
|
|
* The bd_head field points to the index of the BD to be read. It's also the
|
|
|
|
* position to be filled at next. The pcm_head and the pcm_filled fields
|
|
|
|
* point to the indices of the current position and of the next position to
|
|
|
|
* be filled, respectively. For PCM buffer there are both _head and _filled
|
|
|
|
* because they may be difference when nperiods > 4. For example, in the
|
|
|
|
* example above at t=1, bd_head=1 and pcm_head=1 while pcm_filled=5:
|
|
|
|
*
|
|
|
|
* pcm_head (=1) --v v-- pcm_filled (=5)
|
|
|
|
* PCM | 0 | 1 | 2 | 3 | 4 | 5 | .... |n-1|
|
|
|
|
* BD | 1 | 2 | 3 | 0 |
|
|
|
|
* bd_head (=1) --^ ^-- next to fill (= bd_head)
|
|
|
|
*
|
|
|
|
* For nperiods < 4, the remaining BDs out of 4 are marked as invalid, so that
|
|
|
|
* the hardware skips those BDs in the loop.
|
2017-02-07 10:05:46 +03:00
|
|
|
*
|
|
|
|
* An exceptional setup is the case with nperiods=1. Since we have to update
|
|
|
|
* BDs after finishing one BD processing, we'd need at least two BDs, where
|
|
|
|
* both BDs point to the same content, the same address, the same size of the
|
|
|
|
* whole PCM buffer.
|
ALSA: x86: Refactor PCM process engine
This is again a big rewrite of the driver; now it touches the code to
process PCM stream transfers.
The most fundamental change is that the driver may support more than
four periods. Instead of keeping the same index between both the ring
buffer (with the fixed four buffer descriptors) and the PCM buffer
periods, we keep difference indices for both (bd_head and pcm_head
fields). In addition, when the periods are more than four, we need to
track both head and next indices. That is, we now have three indices:
bd_head, pcm_head and pcm_filled.
Also, the driver works better for periods < 4, too: the remaining BDs
out of four are marked as invalid, so that the hardware skips those
BDs in its loop.
By this flexibility, we can use even ALSA-lib dmix plugin, which
requires 16 periods as default.
The buffer size could be up to 20bit, so the max buffer size was
increased accordingly. However, the buffer pre-allocation is kept as
the old value (600kB) as default. The reason is the limited number of
BDs: since it doesn't suffice for the useful SG page management that
can fit with the usual page allocator like some other drivers, we have
to still allocate continuous pages, hence we shouldn't take too big
memories there.
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-02-03 02:01:18 +03:00
|
|
|
*/
|
|
|
|
|
|
|
|
#define AUD_BUF_ADDR(x) (AUD_BUF_A_ADDR + (x) * HAD_REG_WIDTH)
|
|
|
|
#define AUD_BUF_LEN(x) (AUD_BUF_A_LENGTH + (x) * HAD_REG_WIDTH)
|
|
|
|
|
|
|
|
/* Set up a buffer descriptor at the "filled" position */
|
|
|
|
static void had_prog_bd(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_intelhad *intelhaddata)
|
|
|
|
{
|
|
|
|
int idx = intelhaddata->bd_head;
|
|
|
|
int ofs = intelhaddata->pcmbuf_filled * intelhaddata->period_bytes;
|
|
|
|
u32 addr = substream->runtime->dma_addr + ofs;
|
|
|
|
|
2017-02-07 10:09:12 +03:00
|
|
|
addr |= AUD_BUF_VALID;
|
|
|
|
if (!substream->runtime->no_period_wakeup)
|
|
|
|
addr |= AUD_BUF_INTR_EN;
|
ALSA: x86: Refactor PCM process engine
This is again a big rewrite of the driver; now it touches the code to
process PCM stream transfers.
The most fundamental change is that the driver may support more than
four periods. Instead of keeping the same index between both the ring
buffer (with the fixed four buffer descriptors) and the PCM buffer
periods, we keep difference indices for both (bd_head and pcm_head
fields). In addition, when the periods are more than four, we need to
track both head and next indices. That is, we now have three indices:
bd_head, pcm_head and pcm_filled.
Also, the driver works better for periods < 4, too: the remaining BDs
out of four are marked as invalid, so that the hardware skips those
BDs in its loop.
By this flexibility, we can use even ALSA-lib dmix plugin, which
requires 16 periods as default.
The buffer size could be up to 20bit, so the max buffer size was
increased accordingly. However, the buffer pre-allocation is kept as
the old value (600kB) as default. The reason is the limited number of
BDs: since it doesn't suffice for the useful SG page management that
can fit with the usual page allocator like some other drivers, we have
to still allocate continuous pages, hence we shouldn't take too big
memories there.
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-02-03 02:01:18 +03:00
|
|
|
had_write_register(intelhaddata, AUD_BUF_ADDR(idx), addr);
|
|
|
|
had_write_register(intelhaddata, AUD_BUF_LEN(idx),
|
|
|
|
intelhaddata->period_bytes);
|
|
|
|
|
|
|
|
/* advance the indices to the next */
|
|
|
|
intelhaddata->bd_head++;
|
|
|
|
intelhaddata->bd_head %= intelhaddata->num_bds;
|
|
|
|
intelhaddata->pcmbuf_filled++;
|
|
|
|
intelhaddata->pcmbuf_filled %= substream->runtime->periods;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* invalidate a buffer descriptor with the given index */
|
|
|
|
static void had_invalidate_bd(struct snd_intelhad *intelhaddata,
|
|
|
|
int idx)
|
|
|
|
{
|
|
|
|
had_write_register(intelhaddata, AUD_BUF_ADDR(idx), 0);
|
|
|
|
had_write_register(intelhaddata, AUD_BUF_LEN(idx), 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Initial programming of ring buffer */
|
|
|
|
static void had_init_ringbuf(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_intelhad *intelhaddata)
|
|
|
|
{
|
|
|
|
struct snd_pcm_runtime *runtime = substream->runtime;
|
|
|
|
int i, num_periods;
|
|
|
|
|
|
|
|
num_periods = runtime->periods;
|
|
|
|
intelhaddata->num_bds = min(num_periods, HAD_NUM_OF_RING_BUFS);
|
2017-02-07 10:05:46 +03:00
|
|
|
/* set the minimum 2 BDs for num_periods=1 */
|
|
|
|
intelhaddata->num_bds = max(intelhaddata->num_bds, 2U);
|
ALSA: x86: Refactor PCM process engine
This is again a big rewrite of the driver; now it touches the code to
process PCM stream transfers.
The most fundamental change is that the driver may support more than
four periods. Instead of keeping the same index between both the ring
buffer (with the fixed four buffer descriptors) and the PCM buffer
periods, we keep difference indices for both (bd_head and pcm_head
fields). In addition, when the periods are more than four, we need to
track both head and next indices. That is, we now have three indices:
bd_head, pcm_head and pcm_filled.
Also, the driver works better for periods < 4, too: the remaining BDs
out of four are marked as invalid, so that the hardware skips those
BDs in its loop.
By this flexibility, we can use even ALSA-lib dmix plugin, which
requires 16 periods as default.
The buffer size could be up to 20bit, so the max buffer size was
increased accordingly. However, the buffer pre-allocation is kept as
the old value (600kB) as default. The reason is the limited number of
BDs: since it doesn't suffice for the useful SG page management that
can fit with the usual page allocator like some other drivers, we have
to still allocate continuous pages, hence we shouldn't take too big
memories there.
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-02-03 02:01:18 +03:00
|
|
|
intelhaddata->period_bytes =
|
|
|
|
frames_to_bytes(runtime, runtime->period_size);
|
|
|
|
WARN_ON(intelhaddata->period_bytes & 0x3f);
|
|
|
|
|
|
|
|
intelhaddata->bd_head = 0;
|
|
|
|
intelhaddata->pcmbuf_head = 0;
|
|
|
|
intelhaddata->pcmbuf_filled = 0;
|
|
|
|
|
|
|
|
for (i = 0; i < HAD_NUM_OF_RING_BUFS; i++) {
|
2017-02-07 10:05:46 +03:00
|
|
|
if (i < intelhaddata->num_bds)
|
ALSA: x86: Refactor PCM process engine
This is again a big rewrite of the driver; now it touches the code to
process PCM stream transfers.
The most fundamental change is that the driver may support more than
four periods. Instead of keeping the same index between both the ring
buffer (with the fixed four buffer descriptors) and the PCM buffer
periods, we keep difference indices for both (bd_head and pcm_head
fields). In addition, when the periods are more than four, we need to
track both head and next indices. That is, we now have three indices:
bd_head, pcm_head and pcm_filled.
Also, the driver works better for periods < 4, too: the remaining BDs
out of four are marked as invalid, so that the hardware skips those
BDs in its loop.
By this flexibility, we can use even ALSA-lib dmix plugin, which
requires 16 periods as default.
The buffer size could be up to 20bit, so the max buffer size was
increased accordingly. However, the buffer pre-allocation is kept as
the old value (600kB) as default. The reason is the limited number of
BDs: since it doesn't suffice for the useful SG page management that
can fit with the usual page allocator like some other drivers, we have
to still allocate continuous pages, hence we shouldn't take too big
memories there.
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-02-03 02:01:18 +03:00
|
|
|
had_prog_bd(substream, intelhaddata);
|
|
|
|
else /* invalidate the rest */
|
|
|
|
had_invalidate_bd(intelhaddata, i);
|
|
|
|
}
|
|
|
|
|
|
|
|
intelhaddata->bd_head = 0; /* reset at head again before starting */
|
|
|
|
}
|
|
|
|
|
|
|
|
/* process a bd, advance to the next */
|
|
|
|
static void had_advance_ringbuf(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_intelhad *intelhaddata)
|
|
|
|
{
|
|
|
|
int num_periods = substream->runtime->periods;
|
|
|
|
|
|
|
|
/* reprogram the next buffer */
|
|
|
|
had_prog_bd(substream, intelhaddata);
|
|
|
|
|
|
|
|
/* proceed to next */
|
|
|
|
intelhaddata->pcmbuf_head++;
|
|
|
|
intelhaddata->pcmbuf_head %= num_periods;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* process the current BD(s);
|
|
|
|
* returns the current PCM buffer byte position, or -EPIPE for underrun.
|
|
|
|
*/
|
|
|
|
static int had_process_ringbuf(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_intelhad *intelhaddata)
|
|
|
|
{
|
|
|
|
int len, processed;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
processed = 0;
|
|
|
|
spin_lock_irqsave(&intelhaddata->had_spinlock, flags);
|
|
|
|
for (;;) {
|
|
|
|
/* get the remaining bytes on the buffer */
|
|
|
|
had_read_register(intelhaddata,
|
|
|
|
AUD_BUF_LEN(intelhaddata->bd_head),
|
|
|
|
&len);
|
|
|
|
if (len < 0 || len > intelhaddata->period_bytes) {
|
|
|
|
dev_dbg(intelhaddata->dev, "Invalid buf length %d\n",
|
|
|
|
len);
|
|
|
|
len = -EPIPE;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (len > 0) /* OK, this is the current buffer */
|
|
|
|
break;
|
|
|
|
|
|
|
|
/* len=0 => already empty, check the next buffer */
|
|
|
|
if (++processed >= intelhaddata->num_bds) {
|
|
|
|
len = -EPIPE; /* all empty? - report underrun */
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
had_advance_ringbuf(substream, intelhaddata);
|
|
|
|
}
|
|
|
|
|
|
|
|
len = intelhaddata->period_bytes - len;
|
|
|
|
len += intelhaddata->period_bytes * intelhaddata->pcmbuf_head;
|
|
|
|
out:
|
|
|
|
spin_unlock_irqrestore(&intelhaddata->had_spinlock, flags);
|
|
|
|
return len;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* called from irq handler */
|
|
|
|
static void had_process_buffer_done(struct snd_intelhad *intelhaddata)
|
|
|
|
{
|
|
|
|
struct snd_pcm_substream *substream;
|
|
|
|
|
|
|
|
substream = had_substream_get(intelhaddata);
|
|
|
|
if (!substream)
|
|
|
|
return; /* no stream? - bail out */
|
|
|
|
|
2017-02-16 00:05:34 +03:00
|
|
|
if (!intelhaddata->connected) {
|
|
|
|
snd_pcm_stop_xrun(substream);
|
|
|
|
goto out; /* disconnected? - bail out */
|
|
|
|
}
|
|
|
|
|
ALSA: x86: Refactor PCM process engine
This is again a big rewrite of the driver; now it touches the code to
process PCM stream transfers.
The most fundamental change is that the driver may support more than
four periods. Instead of keeping the same index between both the ring
buffer (with the fixed four buffer descriptors) and the PCM buffer
periods, we keep difference indices for both (bd_head and pcm_head
fields). In addition, when the periods are more than four, we need to
track both head and next indices. That is, we now have three indices:
bd_head, pcm_head and pcm_filled.
Also, the driver works better for periods < 4, too: the remaining BDs
out of four are marked as invalid, so that the hardware skips those
BDs in its loop.
By this flexibility, we can use even ALSA-lib dmix plugin, which
requires 16 periods as default.
The buffer size could be up to 20bit, so the max buffer size was
increased accordingly. However, the buffer pre-allocation is kept as
the old value (600kB) as default. The reason is the limited number of
BDs: since it doesn't suffice for the useful SG page management that
can fit with the usual page allocator like some other drivers, we have
to still allocate continuous pages, hence we shouldn't take too big
memories there.
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-02-03 02:01:18 +03:00
|
|
|
/* process or stop the stream */
|
|
|
|
if (had_process_ringbuf(substream, intelhaddata) < 0)
|
|
|
|
snd_pcm_stop_xrun(substream);
|
|
|
|
else
|
|
|
|
snd_pcm_period_elapsed(substream);
|
|
|
|
|
2017-02-16 00:05:34 +03:00
|
|
|
out:
|
ALSA: x86: Refactor PCM process engine
This is again a big rewrite of the driver; now it touches the code to
process PCM stream transfers.
The most fundamental change is that the driver may support more than
four periods. Instead of keeping the same index between both the ring
buffer (with the fixed four buffer descriptors) and the PCM buffer
periods, we keep difference indices for both (bd_head and pcm_head
fields). In addition, when the periods are more than four, we need to
track both head and next indices. That is, we now have three indices:
bd_head, pcm_head and pcm_filled.
Also, the driver works better for periods < 4, too: the remaining BDs
out of four are marked as invalid, so that the hardware skips those
BDs in its loop.
By this flexibility, we can use even ALSA-lib dmix plugin, which
requires 16 periods as default.
The buffer size could be up to 20bit, so the max buffer size was
increased accordingly. However, the buffer pre-allocation is kept as
the old value (600kB) as default. The reason is the limited number of
BDs: since it doesn't suffice for the useful SG page management that
can fit with the usual page allocator like some other drivers, we have
to still allocate continuous pages, hence we shouldn't take too big
memories there.
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-02-03 02:01:18 +03:00
|
|
|
had_substream_put(intelhaddata);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The interrupt status 'sticky' bits might not be cleared by
|
|
|
|
* setting '1' to that bit once...
|
|
|
|
*/
|
|
|
|
static void wait_clear_underrun_bit(struct snd_intelhad *intelhaddata)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
u32 val;
|
|
|
|
|
2017-02-11 10:21:56 +03:00
|
|
|
for (i = 0; i < 100; i++) {
|
ALSA: x86: Refactor PCM process engine
This is again a big rewrite of the driver; now it touches the code to
process PCM stream transfers.
The most fundamental change is that the driver may support more than
four periods. Instead of keeping the same index between both the ring
buffer (with the fixed four buffer descriptors) and the PCM buffer
periods, we keep difference indices for both (bd_head and pcm_head
fields). In addition, when the periods are more than four, we need to
track both head and next indices. That is, we now have three indices:
bd_head, pcm_head and pcm_filled.
Also, the driver works better for periods < 4, too: the remaining BDs
out of four are marked as invalid, so that the hardware skips those
BDs in its loop.
By this flexibility, we can use even ALSA-lib dmix plugin, which
requires 16 periods as default.
The buffer size could be up to 20bit, so the max buffer size was
increased accordingly. However, the buffer pre-allocation is kept as
the old value (600kB) as default. The reason is the limited number of
BDs: since it doesn't suffice for the useful SG page management that
can fit with the usual page allocator like some other drivers, we have
to still allocate continuous pages, hence we shouldn't take too big
memories there.
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-02-03 02:01:18 +03:00
|
|
|
/* clear bit30, 31 AUD_HDMI_STATUS */
|
|
|
|
had_read_register(intelhaddata, AUD_HDMI_STATUS, &val);
|
2017-02-07 14:17:23 +03:00
|
|
|
if (!(val & AUD_HDMI_STATUS_MASK_UNDERRUN))
|
ALSA: x86: Refactor PCM process engine
This is again a big rewrite of the driver; now it touches the code to
process PCM stream transfers.
The most fundamental change is that the driver may support more than
four periods. Instead of keeping the same index between both the ring
buffer (with the fixed four buffer descriptors) and the PCM buffer
periods, we keep difference indices for both (bd_head and pcm_head
fields). In addition, when the periods are more than four, we need to
track both head and next indices. That is, we now have three indices:
bd_head, pcm_head and pcm_filled.
Also, the driver works better for periods < 4, too: the remaining BDs
out of four are marked as invalid, so that the hardware skips those
BDs in its loop.
By this flexibility, we can use even ALSA-lib dmix plugin, which
requires 16 periods as default.
The buffer size could be up to 20bit, so the max buffer size was
increased accordingly. However, the buffer pre-allocation is kept as
the old value (600kB) as default. The reason is the limited number of
BDs: since it doesn't suffice for the useful SG page management that
can fit with the usual page allocator like some other drivers, we have
to still allocate continuous pages, hence we shouldn't take too big
memories there.
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-02-03 02:01:18 +03:00
|
|
|
return;
|
2017-02-11 10:21:56 +03:00
|
|
|
udelay(100);
|
|
|
|
cond_resched();
|
ALSA: x86: Refactor PCM process engine
This is again a big rewrite of the driver; now it touches the code to
process PCM stream transfers.
The most fundamental change is that the driver may support more than
four periods. Instead of keeping the same index between both the ring
buffer (with the fixed four buffer descriptors) and the PCM buffer
periods, we keep difference indices for both (bd_head and pcm_head
fields). In addition, when the periods are more than four, we need to
track both head and next indices. That is, we now have three indices:
bd_head, pcm_head and pcm_filled.
Also, the driver works better for periods < 4, too: the remaining BDs
out of four are marked as invalid, so that the hardware skips those
BDs in its loop.
By this flexibility, we can use even ALSA-lib dmix plugin, which
requires 16 periods as default.
The buffer size could be up to 20bit, so the max buffer size was
increased accordingly. However, the buffer pre-allocation is kept as
the old value (600kB) as default. The reason is the limited number of
BDs: since it doesn't suffice for the useful SG page management that
can fit with the usual page allocator like some other drivers, we have
to still allocate continuous pages, hence we shouldn't take too big
memories there.
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-02-03 02:01:18 +03:00
|
|
|
had_write_register(intelhaddata, AUD_HDMI_STATUS, val);
|
|
|
|
}
|
|
|
|
dev_err(intelhaddata->dev, "Unable to clear UNDERRUN bits\n");
|
|
|
|
}
|
|
|
|
|
2021-07-12 12:19:15 +03:00
|
|
|
/* Perform some reset procedure after stopping the stream;
|
2017-02-11 10:21:56 +03:00
|
|
|
* this is called from prepare or hw_free callbacks once after trigger STOP
|
|
|
|
* or underrun has been processed in order to settle down the h/w state.
|
|
|
|
*/
|
2021-07-12 12:19:15 +03:00
|
|
|
static int had_pcm_sync_stop(struct snd_pcm_substream *substream)
|
2017-01-25 01:57:52 +03:00
|
|
|
{
|
2021-07-12 12:19:15 +03:00
|
|
|
struct snd_intelhad *intelhaddata = snd_pcm_substream_chip(substream);
|
|
|
|
|
|
|
|
if (!intelhaddata->connected)
|
|
|
|
return 0;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
/* Reset buffer pointers */
|
2017-02-04 23:39:56 +03:00
|
|
|
had_reset_audio(intelhaddata);
|
ALSA: x86: Refactor PCM process engine
This is again a big rewrite of the driver; now it touches the code to
process PCM stream transfers.
The most fundamental change is that the driver may support more than
four periods. Instead of keeping the same index between both the ring
buffer (with the fixed four buffer descriptors) and the PCM buffer
periods, we keep difference indices for both (bd_head and pcm_head
fields). In addition, when the periods are more than four, we need to
track both head and next indices. That is, we now have three indices:
bd_head, pcm_head and pcm_filled.
Also, the driver works better for periods < 4, too: the remaining BDs
out of four are marked as invalid, so that the hardware skips those
BDs in its loop.
By this flexibility, we can use even ALSA-lib dmix plugin, which
requires 16 periods as default.
The buffer size could be up to 20bit, so the max buffer size was
increased accordingly. However, the buffer pre-allocation is kept as
the old value (600kB) as default. The reason is the limited number of
BDs: since it doesn't suffice for the useful SG page management that
can fit with the usual page allocator like some other drivers, we have
to still allocate continuous pages, hence we shouldn't take too big
memories there.
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-02-03 02:01:18 +03:00
|
|
|
wait_clear_underrun_bit(intelhaddata);
|
2021-07-12 12:19:15 +03:00
|
|
|
return 0;
|
2017-02-11 10:21:56 +03:00
|
|
|
}
|
ALSA: x86: Refactor PCM process engine
This is again a big rewrite of the driver; now it touches the code to
process PCM stream transfers.
The most fundamental change is that the driver may support more than
four periods. Instead of keeping the same index between both the ring
buffer (with the fixed four buffer descriptors) and the PCM buffer
periods, we keep difference indices for both (bd_head and pcm_head
fields). In addition, when the periods are more than four, we need to
track both head and next indices. That is, we now have three indices:
bd_head, pcm_head and pcm_filled.
Also, the driver works better for periods < 4, too: the remaining BDs
out of four are marked as invalid, so that the hardware skips those
BDs in its loop.
By this flexibility, we can use even ALSA-lib dmix plugin, which
requires 16 periods as default.
The buffer size could be up to 20bit, so the max buffer size was
increased accordingly. However, the buffer pre-allocation is kept as
the old value (600kB) as default. The reason is the limited number of
BDs: since it doesn't suffice for the useful SG page management that
can fit with the usual page allocator like some other drivers, we have
to still allocate continuous pages, hence we shouldn't take too big
memories there.
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-02-03 02:01:18 +03:00
|
|
|
|
2017-02-11 10:21:56 +03:00
|
|
|
/* called from irq handler */
|
|
|
|
static void had_process_buffer_underrun(struct snd_intelhad *intelhaddata)
|
|
|
|
{
|
|
|
|
struct snd_pcm_substream *substream;
|
ALSA: x86: Refactor PCM process engine
This is again a big rewrite of the driver; now it touches the code to
process PCM stream transfers.
The most fundamental change is that the driver may support more than
four periods. Instead of keeping the same index between both the ring
buffer (with the fixed four buffer descriptors) and the PCM buffer
periods, we keep difference indices for both (bd_head and pcm_head
fields). In addition, when the periods are more than four, we need to
track both head and next indices. That is, we now have three indices:
bd_head, pcm_head and pcm_filled.
Also, the driver works better for periods < 4, too: the remaining BDs
out of four are marked as invalid, so that the hardware skips those
BDs in its loop.
By this flexibility, we can use even ALSA-lib dmix plugin, which
requires 16 periods as default.
The buffer size could be up to 20bit, so the max buffer size was
increased accordingly. However, the buffer pre-allocation is kept as
the old value (600kB) as default. The reason is the limited number of
BDs: since it doesn't suffice for the useful SG page management that
can fit with the usual page allocator like some other drivers, we have
to still allocate continuous pages, hence we shouldn't take too big
memories there.
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-02-03 02:01:18 +03:00
|
|
|
|
|
|
|
/* Report UNDERRUN error to above layers */
|
|
|
|
substream = had_substream_get(intelhaddata);
|
|
|
|
if (substream) {
|
|
|
|
snd_pcm_stop_xrun(substream);
|
|
|
|
had_substream_put(intelhaddata);
|
|
|
|
}
|
2017-01-25 01:57:52 +03:00
|
|
|
}
|
|
|
|
|
2017-01-31 19:09:13 +03:00
|
|
|
/*
|
2017-02-02 19:27:40 +03:00
|
|
|
* ALSA PCM open callback
|
2017-01-25 01:57:52 +03:00
|
|
|
*/
|
2017-02-05 00:05:33 +03:00
|
|
|
static int had_pcm_open(struct snd_pcm_substream *substream)
|
2017-01-25 01:57:52 +03:00
|
|
|
{
|
|
|
|
struct snd_intelhad *intelhaddata;
|
|
|
|
struct snd_pcm_runtime *runtime;
|
|
|
|
int retval;
|
|
|
|
|
|
|
|
intelhaddata = snd_pcm_substream_chip(substream);
|
|
|
|
runtime = substream->runtime;
|
|
|
|
|
2022-06-17 01:29:10 +03:00
|
|
|
retval = pm_runtime_resume_and_get(intelhaddata->dev);
|
|
|
|
if (retval < 0)
|
|
|
|
return retval;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
/* set the runtime hw parameter with local snd_pcm_hardware struct */
|
2017-02-05 00:05:33 +03:00
|
|
|
runtime->hw = had_pcm_hardware;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
retval = snd_pcm_hw_constraint_integer(runtime,
|
|
|
|
SNDRV_PCM_HW_PARAM_PERIODS);
|
|
|
|
if (retval < 0)
|
2017-02-02 00:03:26 +03:00
|
|
|
goto error;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
/* Make sure, that the period size is always aligned
|
|
|
|
* 64byte boundary
|
|
|
|
*/
|
|
|
|
retval = snd_pcm_hw_constraint_step(substream->runtime, 0,
|
|
|
|
SNDRV_PCM_HW_PARAM_PERIOD_BYTES, 64);
|
2017-02-02 19:38:50 +03:00
|
|
|
if (retval < 0)
|
2017-02-02 00:03:26 +03:00
|
|
|
goto error;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-02-07 15:33:17 +03:00
|
|
|
retval = snd_pcm_hw_constraint_msbits(runtime, 0, 32, 24);
|
|
|
|
if (retval < 0)
|
|
|
|
goto error;
|
|
|
|
|
2017-02-02 19:38:50 +03:00
|
|
|
/* expose PCM substream */
|
2017-02-02 15:00:12 +03:00
|
|
|
spin_lock_irq(&intelhaddata->had_spinlock);
|
|
|
|
intelhaddata->stream_info.substream = substream;
|
|
|
|
intelhaddata->stream_info.substream_refcount++;
|
|
|
|
spin_unlock_irq(&intelhaddata->had_spinlock);
|
|
|
|
|
2017-01-25 01:57:52 +03:00
|
|
|
return retval;
|
2017-02-02 00:03:26 +03:00
|
|
|
error:
|
2017-02-13 11:52:44 +03:00
|
|
|
pm_runtime_mark_last_busy(intelhaddata->dev);
|
|
|
|
pm_runtime_put_autosuspend(intelhaddata->dev);
|
2017-01-25 01:57:52 +03:00
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
2017-01-31 19:09:13 +03:00
|
|
|
/*
|
2017-02-02 19:27:40 +03:00
|
|
|
* ALSA PCM close callback
|
2017-01-25 01:57:52 +03:00
|
|
|
*/
|
2017-02-05 00:05:33 +03:00
|
|
|
static int had_pcm_close(struct snd_pcm_substream *substream)
|
2017-01-25 01:57:52 +03:00
|
|
|
{
|
|
|
|
struct snd_intelhad *intelhaddata;
|
|
|
|
|
|
|
|
intelhaddata = snd_pcm_substream_chip(substream);
|
|
|
|
|
2017-02-02 19:38:50 +03:00
|
|
|
/* unreference and sync with the pending PCM accesses */
|
2017-02-02 15:00:12 +03:00
|
|
|
spin_lock_irq(&intelhaddata->had_spinlock);
|
|
|
|
intelhaddata->stream_info.substream = NULL;
|
|
|
|
intelhaddata->stream_info.substream_refcount--;
|
|
|
|
while (intelhaddata->stream_info.substream_refcount > 0) {
|
|
|
|
spin_unlock_irq(&intelhaddata->had_spinlock);
|
|
|
|
cpu_relax();
|
|
|
|
spin_lock_irq(&intelhaddata->had_spinlock);
|
|
|
|
}
|
|
|
|
spin_unlock_irq(&intelhaddata->had_spinlock);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-02-13 11:52:44 +03:00
|
|
|
pm_runtime_mark_last_busy(intelhaddata->dev);
|
|
|
|
pm_runtime_put_autosuspend(intelhaddata->dev);
|
2017-01-25 01:57:52 +03:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-01-31 19:09:13 +03:00
|
|
|
/*
|
2017-02-02 19:27:40 +03:00
|
|
|
* ALSA PCM hw_params callback
|
2017-01-25 01:57:52 +03:00
|
|
|
*/
|
2017-02-05 00:05:33 +03:00
|
|
|
static int had_pcm_hw_params(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_pcm_hw_params *hw_params)
|
2017-01-25 01:57:52 +03:00
|
|
|
{
|
2017-01-31 17:49:15 +03:00
|
|
|
struct snd_intelhad *intelhaddata;
|
2019-12-09 12:49:43 +03:00
|
|
|
int buf_size;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-01-31 17:49:15 +03:00
|
|
|
intelhaddata = snd_pcm_substream_chip(substream);
|
2017-01-25 01:57:52 +03:00
|
|
|
buf_size = params_buffer_bytes(hw_params);
|
2017-01-31 17:49:15 +03:00
|
|
|
dev_dbg(intelhaddata->dev, "%s:allocated memory = %d\n",
|
|
|
|
__func__, buf_size);
|
2019-12-09 12:49:43 +03:00
|
|
|
return 0;
|
2017-01-25 01:57:52 +03:00
|
|
|
}
|
|
|
|
|
2017-01-31 19:09:13 +03:00
|
|
|
/*
|
2017-02-02 19:27:40 +03:00
|
|
|
* ALSA PCM trigger callback
|
2017-01-25 01:57:52 +03:00
|
|
|
*/
|
2017-02-05 00:05:33 +03:00
|
|
|
static int had_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
|
2017-01-25 01:57:52 +03:00
|
|
|
{
|
2017-01-31 15:52:22 +03:00
|
|
|
int retval = 0;
|
2017-01-25 01:57:52 +03:00
|
|
|
struct snd_intelhad *intelhaddata;
|
|
|
|
|
|
|
|
intelhaddata = snd_pcm_substream_chip(substream);
|
|
|
|
|
2017-02-12 13:35:44 +03:00
|
|
|
spin_lock(&intelhaddata->had_spinlock);
|
2017-01-25 01:57:52 +03:00
|
|
|
switch (cmd) {
|
|
|
|
case SNDRV_PCM_TRIGGER_START:
|
2017-02-02 16:43:39 +03:00
|
|
|
case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
|
|
|
|
case SNDRV_PCM_TRIGGER_RESUME:
|
2017-01-25 01:57:52 +03:00
|
|
|
/* Enable Audio */
|
2017-02-07 09:55:27 +03:00
|
|
|
had_ack_irqs(intelhaddata); /* FIXME: do we need this? */
|
2017-02-07 18:17:06 +03:00
|
|
|
had_enable_audio(intelhaddata, true);
|
2017-01-25 01:57:52 +03:00
|
|
|
break;
|
|
|
|
|
|
|
|
case SNDRV_PCM_TRIGGER_STOP:
|
2017-02-02 16:43:39 +03:00
|
|
|
case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
|
2017-01-25 01:57:52 +03:00
|
|
|
/* Disable Audio */
|
2017-02-07 18:17:06 +03:00
|
|
|
had_enable_audio(intelhaddata, false);
|
2017-01-25 01:57:52 +03:00
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
retval = -EINVAL;
|
|
|
|
}
|
2017-02-12 13:35:44 +03:00
|
|
|
spin_unlock(&intelhaddata->had_spinlock);
|
2017-01-25 01:57:52 +03:00
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
2017-01-31 19:09:13 +03:00
|
|
|
/*
|
2017-02-02 19:27:40 +03:00
|
|
|
* ALSA PCM prepare callback
|
2017-01-25 01:57:52 +03:00
|
|
|
*/
|
2017-02-05 00:05:33 +03:00
|
|
|
static int had_pcm_prepare(struct snd_pcm_substream *substream)
|
2017-01-25 01:57:52 +03:00
|
|
|
{
|
|
|
|
int retval;
|
|
|
|
u32 disp_samp_freq, n_param;
|
2017-01-31 23:16:52 +03:00
|
|
|
u32 link_rate = 0;
|
2017-01-25 01:57:52 +03:00
|
|
|
struct snd_intelhad *intelhaddata;
|
|
|
|
struct snd_pcm_runtime *runtime;
|
|
|
|
|
|
|
|
intelhaddata = snd_pcm_substream_chip(substream);
|
|
|
|
runtime = substream->runtime;
|
|
|
|
|
2017-01-31 17:49:15 +03:00
|
|
|
dev_dbg(intelhaddata->dev, "period_size=%d\n",
|
2017-01-25 01:57:52 +03:00
|
|
|
(int)frames_to_bytes(runtime, runtime->period_size));
|
2017-01-31 17:49:15 +03:00
|
|
|
dev_dbg(intelhaddata->dev, "periods=%d\n", runtime->periods);
|
|
|
|
dev_dbg(intelhaddata->dev, "buffer_size=%d\n",
|
|
|
|
(int)snd_pcm_lib_buffer_bytes(substream));
|
|
|
|
dev_dbg(intelhaddata->dev, "rate=%d\n", runtime->rate);
|
|
|
|
dev_dbg(intelhaddata->dev, "channels=%d\n", runtime->channels);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
/* Get N value in KHz */
|
2017-01-31 15:52:22 +03:00
|
|
|
disp_samp_freq = intelhaddata->tmds_clock_speed;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-02-05 00:05:33 +03:00
|
|
|
retval = had_prog_n(substream->runtime->rate, &n_param, intelhaddata);
|
2017-01-25 01:57:52 +03:00
|
|
|
if (retval) {
|
2017-01-31 17:49:15 +03:00
|
|
|
dev_err(intelhaddata->dev,
|
|
|
|
"programming N value failed %#x\n", retval);
|
2017-01-25 01:57:52 +03:00
|
|
|
goto prep_end;
|
|
|
|
}
|
2017-01-31 23:16:52 +03:00
|
|
|
|
|
|
|
if (intelhaddata->dp_output)
|
2017-01-31 15:52:22 +03:00
|
|
|
link_rate = intelhaddata->link_rate;
|
2017-01-31 23:16:52 +03:00
|
|
|
|
2017-02-05 00:05:33 +03:00
|
|
|
had_prog_cts(substream->runtime->rate, disp_samp_freq, link_rate,
|
|
|
|
n_param, intelhaddata);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-02-05 00:05:33 +03:00
|
|
|
had_prog_dip(substream, intelhaddata);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-02-05 00:05:33 +03:00
|
|
|
retval = had_init_audio_ctrl(substream, intelhaddata);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
/* Prog buffer address */
|
ALSA: x86: Refactor PCM process engine
This is again a big rewrite of the driver; now it touches the code to
process PCM stream transfers.
The most fundamental change is that the driver may support more than
four periods. Instead of keeping the same index between both the ring
buffer (with the fixed four buffer descriptors) and the PCM buffer
periods, we keep difference indices for both (bd_head and pcm_head
fields). In addition, when the periods are more than four, we need to
track both head and next indices. That is, we now have three indices:
bd_head, pcm_head and pcm_filled.
Also, the driver works better for periods < 4, too: the remaining BDs
out of four are marked as invalid, so that the hardware skips those
BDs in its loop.
By this flexibility, we can use even ALSA-lib dmix plugin, which
requires 16 periods as default.
The buffer size could be up to 20bit, so the max buffer size was
increased accordingly. However, the buffer pre-allocation is kept as
the old value (600kB) as default. The reason is the limited number of
BDs: since it doesn't suffice for the useful SG page management that
can fit with the usual page allocator like some other drivers, we have
to still allocate continuous pages, hence we shouldn't take too big
memories there.
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-02-03 02:01:18 +03:00
|
|
|
had_init_ringbuf(substream, intelhaddata);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Program channel mapping in following order:
|
|
|
|
* FL, FR, C, LFE, RL, RR
|
|
|
|
*/
|
|
|
|
|
2017-01-30 19:23:39 +03:00
|
|
|
had_write_register(intelhaddata, AUD_BUF_CH_SWAP, SWAP_LFE_CENTER);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
prep_end:
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
2017-01-31 19:09:13 +03:00
|
|
|
/*
|
2017-02-02 19:27:40 +03:00
|
|
|
* ALSA PCM pointer callback
|
2017-01-25 01:57:52 +03:00
|
|
|
*/
|
2017-02-05 00:05:33 +03:00
|
|
|
static snd_pcm_uframes_t had_pcm_pointer(struct snd_pcm_substream *substream)
|
2017-01-25 01:57:52 +03:00
|
|
|
{
|
|
|
|
struct snd_intelhad *intelhaddata;
|
ALSA: x86: Refactor PCM process engine
This is again a big rewrite of the driver; now it touches the code to
process PCM stream transfers.
The most fundamental change is that the driver may support more than
four periods. Instead of keeping the same index between both the ring
buffer (with the fixed four buffer descriptors) and the PCM buffer
periods, we keep difference indices for both (bd_head and pcm_head
fields). In addition, when the periods are more than four, we need to
track both head and next indices. That is, we now have three indices:
bd_head, pcm_head and pcm_filled.
Also, the driver works better for periods < 4, too: the remaining BDs
out of four are marked as invalid, so that the hardware skips those
BDs in its loop.
By this flexibility, we can use even ALSA-lib dmix plugin, which
requires 16 periods as default.
The buffer size could be up to 20bit, so the max buffer size was
increased accordingly. However, the buffer pre-allocation is kept as
the old value (600kB) as default. The reason is the limited number of
BDs: since it doesn't suffice for the useful SG page management that
can fit with the usual page allocator like some other drivers, we have
to still allocate continuous pages, hence we shouldn't take too big
memories there.
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-02-03 02:01:18 +03:00
|
|
|
int len;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
intelhaddata = snd_pcm_substream_chip(substream);
|
|
|
|
|
2017-02-02 19:46:49 +03:00
|
|
|
if (!intelhaddata->connected)
|
2017-01-31 18:46:44 +03:00
|
|
|
return SNDRV_PCM_POS_XRUN;
|
|
|
|
|
ALSA: x86: Refactor PCM process engine
This is again a big rewrite of the driver; now it touches the code to
process PCM stream transfers.
The most fundamental change is that the driver may support more than
four periods. Instead of keeping the same index between both the ring
buffer (with the fixed four buffer descriptors) and the PCM buffer
periods, we keep difference indices for both (bd_head and pcm_head
fields). In addition, when the periods are more than four, we need to
track both head and next indices. That is, we now have three indices:
bd_head, pcm_head and pcm_filled.
Also, the driver works better for periods < 4, too: the remaining BDs
out of four are marked as invalid, so that the hardware skips those
BDs in its loop.
By this flexibility, we can use even ALSA-lib dmix plugin, which
requires 16 periods as default.
The buffer size could be up to 20bit, so the max buffer size was
increased accordingly. However, the buffer pre-allocation is kept as
the old value (600kB) as default. The reason is the limited number of
BDs: since it doesn't suffice for the useful SG page management that
can fit with the usual page allocator like some other drivers, we have
to still allocate continuous pages, hence we shouldn't take too big
memories there.
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-02-03 02:01:18 +03:00
|
|
|
len = had_process_ringbuf(substream, intelhaddata);
|
|
|
|
if (len < 0)
|
|
|
|
return SNDRV_PCM_POS_XRUN;
|
2017-02-07 10:05:46 +03:00
|
|
|
len = bytes_to_frames(substream->runtime, len);
|
|
|
|
/* wrapping may happen when periods=1 */
|
|
|
|
len %= substream->runtime->buffer_size;
|
|
|
|
return len;
|
2017-01-25 01:57:52 +03:00
|
|
|
}
|
|
|
|
|
2017-02-02 19:38:50 +03:00
|
|
|
/*
|
|
|
|
* ALSA PCM ops
|
|
|
|
*/
|
2017-02-05 00:05:33 +03:00
|
|
|
static const struct snd_pcm_ops had_pcm_ops = {
|
|
|
|
.open = had_pcm_open,
|
|
|
|
.close = had_pcm_close,
|
|
|
|
.hw_params = had_pcm_hw_params,
|
|
|
|
.prepare = had_pcm_prepare,
|
|
|
|
.trigger = had_pcm_trigger,
|
2021-07-12 12:19:15 +03:00
|
|
|
.sync_stop = had_pcm_sync_stop,
|
2017-02-05 00:05:33 +03:00
|
|
|
.pointer = had_pcm_pointer,
|
2017-02-02 19:38:50 +03:00
|
|
|
};
|
|
|
|
|
2017-02-01 19:24:02 +03:00
|
|
|
/* process mode change of the running stream; called in mutex */
|
2017-02-05 00:05:33 +03:00
|
|
|
static int had_process_mode_change(struct snd_intelhad *intelhaddata)
|
2017-01-25 01:57:52 +03:00
|
|
|
{
|
2017-01-31 15:52:22 +03:00
|
|
|
struct snd_pcm_substream *substream;
|
2017-01-25 01:57:52 +03:00
|
|
|
int retval = 0;
|
|
|
|
u32 disp_samp_freq, n_param;
|
2017-01-31 23:16:52 +03:00
|
|
|
u32 link_rate = 0;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-02-02 15:00:12 +03:00
|
|
|
substream = had_substream_get(intelhaddata);
|
|
|
|
if (!substream)
|
2017-01-31 15:52:22 +03:00
|
|
|
return 0;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
/* Disable Audio */
|
2017-02-07 18:17:06 +03:00
|
|
|
had_enable_audio(intelhaddata, false);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
/* Update CTS value */
|
2017-01-31 15:52:22 +03:00
|
|
|
disp_samp_freq = intelhaddata->tmds_clock_speed;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-02-05 00:05:33 +03:00
|
|
|
retval = had_prog_n(substream->runtime->rate, &n_param, intelhaddata);
|
2017-01-25 01:57:52 +03:00
|
|
|
if (retval) {
|
2017-01-31 17:49:15 +03:00
|
|
|
dev_err(intelhaddata->dev,
|
|
|
|
"programming N value failed %#x\n", retval);
|
2017-01-25 01:57:52 +03:00
|
|
|
goto out;
|
|
|
|
}
|
2017-01-31 23:16:52 +03:00
|
|
|
|
|
|
|
if (intelhaddata->dp_output)
|
2017-01-31 15:52:22 +03:00
|
|
|
link_rate = intelhaddata->link_rate;
|
2017-01-31 23:16:52 +03:00
|
|
|
|
2017-02-05 00:05:33 +03:00
|
|
|
had_prog_cts(substream->runtime->rate, disp_samp_freq, link_rate,
|
|
|
|
n_param, intelhaddata);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
/* Enable Audio */
|
2017-02-07 18:17:06 +03:00
|
|
|
had_enable_audio(intelhaddata, true);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
out:
|
2017-02-02 15:00:12 +03:00
|
|
|
had_substream_put(intelhaddata);
|
2017-01-25 01:57:52 +03:00
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
2017-02-01 19:24:02 +03:00
|
|
|
/* process hot plug, called from wq with mutex locked */
|
2017-02-01 19:53:19 +03:00
|
|
|
static void had_process_hot_plug(struct snd_intelhad *intelhaddata)
|
2017-01-31 15:57:58 +03:00
|
|
|
{
|
|
|
|
struct snd_pcm_substream *substream;
|
|
|
|
|
2017-02-01 19:18:20 +03:00
|
|
|
spin_lock_irq(&intelhaddata->had_spinlock);
|
2017-02-02 19:46:49 +03:00
|
|
|
if (intelhaddata->connected) {
|
2017-01-31 17:49:15 +03:00
|
|
|
dev_dbg(intelhaddata->dev, "Device already connected\n");
|
2017-02-01 19:18:20 +03:00
|
|
|
spin_unlock_irq(&intelhaddata->had_spinlock);
|
2017-02-01 19:53:19 +03:00
|
|
|
return;
|
2017-01-31 15:57:58 +03:00
|
|
|
}
|
2017-02-01 19:53:19 +03:00
|
|
|
|
2017-04-27 19:02:30 +03:00
|
|
|
/* Disable Audio */
|
|
|
|
had_enable_audio(intelhaddata, false);
|
|
|
|
|
2017-02-02 19:46:49 +03:00
|
|
|
intelhaddata->connected = true;
|
2017-01-31 17:49:15 +03:00
|
|
|
dev_dbg(intelhaddata->dev,
|
|
|
|
"%s @ %d:DEBUG PLUG/UNPLUG : HAD_DRV_CONNECTED\n",
|
2017-01-31 15:57:58 +03:00
|
|
|
__func__, __LINE__);
|
2017-02-01 19:18:20 +03:00
|
|
|
spin_unlock_irq(&intelhaddata->had_spinlock);
|
2017-01-31 15:57:58 +03:00
|
|
|
|
2017-02-16 00:08:21 +03:00
|
|
|
had_build_channel_allocation_map(intelhaddata);
|
|
|
|
|
|
|
|
/* Report to above ALSA layer */
|
2017-02-02 15:00:12 +03:00
|
|
|
substream = had_substream_get(intelhaddata);
|
2017-01-31 15:57:58 +03:00
|
|
|
if (substream) {
|
2017-02-15 23:36:38 +03:00
|
|
|
snd_pcm_stop_xrun(substream);
|
2017-02-02 15:00:12 +03:00
|
|
|
had_substream_put(intelhaddata);
|
2017-01-31 15:57:58 +03:00
|
|
|
}
|
|
|
|
|
2017-02-14 14:29:38 +03:00
|
|
|
snd_jack_report(intelhaddata->jack, SND_JACK_AVOUT);
|
2017-01-31 15:57:58 +03:00
|
|
|
}
|
|
|
|
|
2017-02-01 19:24:02 +03:00
|
|
|
/* process hot unplug, called from wq with mutex locked */
|
2017-02-01 19:53:19 +03:00
|
|
|
static void had_process_hot_unplug(struct snd_intelhad *intelhaddata)
|
2017-01-31 15:57:58 +03:00
|
|
|
{
|
2017-02-02 15:00:12 +03:00
|
|
|
struct snd_pcm_substream *substream;
|
2017-01-31 15:57:58 +03:00
|
|
|
|
2017-02-01 19:18:20 +03:00
|
|
|
spin_lock_irq(&intelhaddata->had_spinlock);
|
2017-02-02 19:46:49 +03:00
|
|
|
if (!intelhaddata->connected) {
|
2017-01-31 17:49:15 +03:00
|
|
|
dev_dbg(intelhaddata->dev, "Device already disconnected\n");
|
2017-02-01 19:18:20 +03:00
|
|
|
spin_unlock_irq(&intelhaddata->had_spinlock);
|
2017-02-16 00:08:21 +03:00
|
|
|
return;
|
2017-01-31 15:57:58 +03:00
|
|
|
|
|
|
|
}
|
|
|
|
|
2017-02-01 19:53:19 +03:00
|
|
|
/* Disable Audio */
|
2017-02-07 18:17:06 +03:00
|
|
|
had_enable_audio(intelhaddata, false);
|
2017-02-01 19:53:19 +03:00
|
|
|
|
2017-02-02 19:46:49 +03:00
|
|
|
intelhaddata->connected = false;
|
2017-01-31 17:49:15 +03:00
|
|
|
dev_dbg(intelhaddata->dev,
|
|
|
|
"%s @ %d:DEBUG PLUG/UNPLUG : HAD_DRV_DISCONNECTED\n",
|
2017-01-31 15:57:58 +03:00
|
|
|
__func__, __LINE__);
|
2017-02-02 15:00:12 +03:00
|
|
|
spin_unlock_irq(&intelhaddata->had_spinlock);
|
2017-01-31 15:57:58 +03:00
|
|
|
|
2017-02-16 00:08:21 +03:00
|
|
|
kfree(intelhaddata->chmap->chmap);
|
|
|
|
intelhaddata->chmap->chmap = NULL;
|
|
|
|
|
2017-01-31 15:57:58 +03:00
|
|
|
/* Report to above ALSA layer */
|
2017-02-16 00:08:21 +03:00
|
|
|
substream = had_substream_get(intelhaddata);
|
|
|
|
if (substream) {
|
2017-02-15 23:36:38 +03:00
|
|
|
snd_pcm_stop_xrun(substream);
|
2017-02-16 00:08:21 +03:00
|
|
|
had_substream_put(intelhaddata);
|
|
|
|
}
|
2017-01-31 15:57:58 +03:00
|
|
|
|
2017-02-14 14:29:38 +03:00
|
|
|
snd_jack_report(intelhaddata->jack, 0);
|
2017-01-31 15:57:58 +03:00
|
|
|
}
|
|
|
|
|
2017-02-02 19:38:50 +03:00
|
|
|
/*
|
|
|
|
* ALSA iec958 and ELD controls
|
|
|
|
*/
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
static int had_iec958_info(struct snd_kcontrol *kcontrol,
|
|
|
|
struct snd_ctl_elem_info *uinfo)
|
|
|
|
{
|
|
|
|
uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
|
|
|
|
uinfo->count = 1;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int had_iec958_get(struct snd_kcontrol *kcontrol,
|
|
|
|
struct snd_ctl_elem_value *ucontrol)
|
|
|
|
{
|
|
|
|
struct snd_intelhad *intelhaddata = snd_kcontrol_chip(kcontrol);
|
|
|
|
|
2017-02-01 19:24:02 +03:00
|
|
|
mutex_lock(&intelhaddata->mutex);
|
2017-01-25 01:57:52 +03:00
|
|
|
ucontrol->value.iec958.status[0] = (intelhaddata->aes_bits >> 0) & 0xff;
|
|
|
|
ucontrol->value.iec958.status[1] = (intelhaddata->aes_bits >> 8) & 0xff;
|
|
|
|
ucontrol->value.iec958.status[2] =
|
|
|
|
(intelhaddata->aes_bits >> 16) & 0xff;
|
|
|
|
ucontrol->value.iec958.status[3] =
|
|
|
|
(intelhaddata->aes_bits >> 24) & 0xff;
|
2017-02-01 19:24:02 +03:00
|
|
|
mutex_unlock(&intelhaddata->mutex);
|
2017-01-25 01:57:52 +03:00
|
|
|
return 0;
|
|
|
|
}
|
2017-01-31 15:57:58 +03:00
|
|
|
|
2017-01-25 01:57:52 +03:00
|
|
|
static int had_iec958_mask_get(struct snd_kcontrol *kcontrol,
|
|
|
|
struct snd_ctl_elem_value *ucontrol)
|
|
|
|
{
|
|
|
|
ucontrol->value.iec958.status[0] = 0xff;
|
|
|
|
ucontrol->value.iec958.status[1] = 0xff;
|
|
|
|
ucontrol->value.iec958.status[2] = 0xff;
|
|
|
|
ucontrol->value.iec958.status[3] = 0xff;
|
|
|
|
return 0;
|
|
|
|
}
|
2017-01-31 15:57:58 +03:00
|
|
|
|
2017-01-25 01:57:52 +03:00
|
|
|
static int had_iec958_put(struct snd_kcontrol *kcontrol,
|
|
|
|
struct snd_ctl_elem_value *ucontrol)
|
|
|
|
{
|
|
|
|
unsigned int val;
|
|
|
|
struct snd_intelhad *intelhaddata = snd_kcontrol_chip(kcontrol);
|
2017-02-01 19:24:02 +03:00
|
|
|
int changed = 0;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
|
|
|
val = (ucontrol->value.iec958.status[0] << 0) |
|
|
|
|
(ucontrol->value.iec958.status[1] << 8) |
|
|
|
|
(ucontrol->value.iec958.status[2] << 16) |
|
|
|
|
(ucontrol->value.iec958.status[3] << 24);
|
2017-02-01 19:24:02 +03:00
|
|
|
mutex_lock(&intelhaddata->mutex);
|
2017-01-25 01:57:52 +03:00
|
|
|
if (intelhaddata->aes_bits != val) {
|
|
|
|
intelhaddata->aes_bits = val;
|
2017-02-01 19:24:02 +03:00
|
|
|
changed = 1;
|
2017-01-25 01:57:52 +03:00
|
|
|
}
|
2017-02-01 19:24:02 +03:00
|
|
|
mutex_unlock(&intelhaddata->mutex);
|
|
|
|
return changed;
|
2017-01-25 01:57:52 +03:00
|
|
|
}
|
|
|
|
|
2017-02-02 18:38:39 +03:00
|
|
|
static int had_ctl_eld_info(struct snd_kcontrol *kcontrol,
|
|
|
|
struct snd_ctl_elem_info *uinfo)
|
|
|
|
{
|
|
|
|
uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
|
|
|
|
uinfo->count = HDMI_MAX_ELD_BYTES;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int had_ctl_eld_get(struct snd_kcontrol *kcontrol,
|
|
|
|
struct snd_ctl_elem_value *ucontrol)
|
|
|
|
{
|
|
|
|
struct snd_intelhad *intelhaddata = snd_kcontrol_chip(kcontrol);
|
|
|
|
|
|
|
|
mutex_lock(&intelhaddata->mutex);
|
|
|
|
memcpy(ucontrol->value.bytes.data, intelhaddata->eld,
|
|
|
|
HDMI_MAX_ELD_BYTES);
|
|
|
|
mutex_unlock(&intelhaddata->mutex);
|
|
|
|
return 0;
|
|
|
|
}
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-02-02 19:38:50 +03:00
|
|
|
static const struct snd_kcontrol_new had_controls[] = {
|
2017-02-02 18:38:39 +03:00
|
|
|
{
|
|
|
|
.access = SNDRV_CTL_ELEM_ACCESS_READ,
|
|
|
|
.iface = SNDRV_CTL_ELEM_IFACE_PCM,
|
|
|
|
.name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, MASK),
|
|
|
|
.info = had_iec958_info, /* shared */
|
|
|
|
.get = had_iec958_mask_get,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.iface = SNDRV_CTL_ELEM_IFACE_PCM,
|
|
|
|
.name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, DEFAULT),
|
|
|
|
.info = had_iec958_info,
|
|
|
|
.get = had_iec958_get,
|
|
|
|
.put = had_iec958_put,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.access = (SNDRV_CTL_ELEM_ACCESS_READ |
|
|
|
|
SNDRV_CTL_ELEM_ACCESS_VOLATILE),
|
|
|
|
.iface = SNDRV_CTL_ELEM_IFACE_PCM,
|
|
|
|
.name = "ELD",
|
|
|
|
.info = had_ctl_eld_info,
|
|
|
|
.get = had_ctl_eld_get,
|
|
|
|
},
|
2017-01-25 01:57:52 +03:00
|
|
|
};
|
|
|
|
|
2017-02-02 19:38:50 +03:00
|
|
|
/*
|
|
|
|
* audio interrupt handler
|
|
|
|
*/
|
2017-01-31 15:52:22 +03:00
|
|
|
static irqreturn_t display_pipe_interrupt_handler(int irq, void *dev_id)
|
|
|
|
{
|
2017-04-27 19:02:29 +03:00
|
|
|
struct snd_intelhad_card *card_ctx = dev_id;
|
2017-04-27 19:02:30 +03:00
|
|
|
u32 audio_stat[3] = {};
|
|
|
|
int pipe, port;
|
|
|
|
|
|
|
|
for_each_pipe(card_ctx, pipe) {
|
|
|
|
/* use raw register access to ack IRQs even while disconnected */
|
|
|
|
audio_stat[pipe] = had_read_register_raw(card_ctx, pipe,
|
|
|
|
AUD_HDMI_STATUS) &
|
|
|
|
(HDMI_AUDIO_UNDERRUN | HDMI_AUDIO_BUFFER_DONE);
|
|
|
|
|
|
|
|
if (audio_stat[pipe])
|
|
|
|
had_write_register_raw(card_ctx, pipe,
|
|
|
|
AUD_HDMI_STATUS, audio_stat[pipe]);
|
|
|
|
}
|
2017-01-31 15:52:22 +03:00
|
|
|
|
2017-04-27 19:02:29 +03:00
|
|
|
for_each_port(card_ctx, port) {
|
|
|
|
struct snd_intelhad *ctx = &card_ctx->pcm_ctx[port];
|
2017-04-27 19:02:30 +03:00
|
|
|
int pipe = ctx->pipe;
|
2017-01-31 15:52:22 +03:00
|
|
|
|
2017-04-27 19:02:30 +03:00
|
|
|
if (pipe < 0)
|
|
|
|
continue;
|
2017-01-31 15:52:22 +03:00
|
|
|
|
2017-04-27 19:02:30 +03:00
|
|
|
if (audio_stat[pipe] & HDMI_AUDIO_BUFFER_DONE)
|
2017-04-27 19:02:29 +03:00
|
|
|
had_process_buffer_done(ctx);
|
2017-04-27 19:02:30 +03:00
|
|
|
if (audio_stat[pipe] & HDMI_AUDIO_UNDERRUN)
|
|
|
|
had_process_buffer_underrun(ctx);
|
2017-01-31 15:52:22 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
2017-02-02 19:38:50 +03:00
|
|
|
/*
|
|
|
|
* monitor plug/unplug notification from i915; just kick off the work
|
|
|
|
*/
|
2017-04-27 19:02:30 +03:00
|
|
|
static void notify_audio_lpe(struct platform_device *pdev, int port)
|
2017-01-31 15:52:22 +03:00
|
|
|
{
|
2017-04-27 19:02:29 +03:00
|
|
|
struct snd_intelhad_card *card_ctx = platform_get_drvdata(pdev);
|
ALSA: x86: hdmi: Add single_port option for compatible behavior
The recent support for the multiple PCM devices allowed user to use
multiple HDMI/DP outputs, but at the same time, the PCM stream
assignment has been changed, too. Due to that, the former PCM#0
(there was only one stream in the past) is likely assigned to a
different one (e.g. PCM#2), and it ends up with the regression when
user sticks with the fixed configuration using the device#0.
Although the multiple monitor support shouldn't matter when user
deploys the backend like PulseAudio that checks the jack detection
state, the behavior change isn't always acceptable for some users.
As a mitigation, this patch introduces an option to switch the
behavior back to the old-good-days: when the new option,
single_port=1, is passed, the driver creates only a single PCM device,
and it's assigned to the first connected one, like the earlier
versions did. The option is turned off as default still to support
the multiple monitors.
Fixes: 8a2d6ae1f737 ("ALSA: x86: Register multiple PCM devices for the LPE audio card")
Reported-and-tested-by: Hubert Mantel <mantel@metadox.de>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2018-02-20 19:33:45 +03:00
|
|
|
struct snd_intelhad *ctx;
|
|
|
|
|
|
|
|
ctx = &card_ctx->pcm_ctx[single_port ? 0 : port];
|
|
|
|
if (single_port)
|
|
|
|
ctx->port = port;
|
2017-01-31 15:52:22 +03:00
|
|
|
|
2017-01-31 18:26:10 +03:00
|
|
|
schedule_work(&ctx->hdmi_audio_wq);
|
|
|
|
}
|
2017-01-31 15:52:22 +03:00
|
|
|
|
2017-02-02 19:38:50 +03:00
|
|
|
/* the work to handle monitor hot plug/unplug */
|
2017-01-31 18:26:10 +03:00
|
|
|
static void had_audio_wq(struct work_struct *work)
|
|
|
|
{
|
|
|
|
struct snd_intelhad *ctx =
|
|
|
|
container_of(work, struct snd_intelhad, hdmi_audio_wq);
|
|
|
|
struct intel_hdmi_lpe_audio_pdata *pdata = ctx->dev->platform_data;
|
2017-04-27 19:02:30 +03:00
|
|
|
struct intel_hdmi_lpe_audio_port_pdata *ppdata = &pdata->port[ctx->port];
|
2022-06-17 01:29:10 +03:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = pm_runtime_resume_and_get(ctx->dev);
|
|
|
|
if (ret < 0)
|
|
|
|
return;
|
2017-01-31 15:52:22 +03:00
|
|
|
|
2017-02-01 19:24:02 +03:00
|
|
|
mutex_lock(&ctx->mutex);
|
2017-04-27 19:02:27 +03:00
|
|
|
if (ppdata->pipe < 0) {
|
2017-04-27 19:02:30 +03:00
|
|
|
dev_dbg(ctx->dev, "%s: Event: HAD_NOTIFY_HOT_UNPLUG : port = %d\n",
|
|
|
|
__func__, ctx->port);
|
|
|
|
|
2017-02-02 18:38:39 +03:00
|
|
|
memset(ctx->eld, 0, sizeof(ctx->eld)); /* clear the old ELD */
|
2017-04-27 19:02:30 +03:00
|
|
|
|
|
|
|
ctx->dp_output = false;
|
|
|
|
ctx->tmds_clock_speed = 0;
|
|
|
|
ctx->link_rate = 0;
|
|
|
|
|
|
|
|
/* Shut down the stream */
|
2017-02-01 19:53:19 +03:00
|
|
|
had_process_hot_unplug(ctx);
|
2017-01-31 15:52:22 +03:00
|
|
|
|
2017-04-27 19:02:30 +03:00
|
|
|
ctx->pipe = -1;
|
2017-01-31 15:52:22 +03:00
|
|
|
} else {
|
2017-02-01 19:53:19 +03:00
|
|
|
dev_dbg(ctx->dev, "%s: HAD_NOTIFY_ELD : port = %d, tmds = %d\n",
|
2017-04-27 19:02:30 +03:00
|
|
|
__func__, ctx->port, ppdata->ls_clock);
|
2017-01-31 15:52:22 +03:00
|
|
|
|
2017-04-27 19:02:27 +03:00
|
|
|
memcpy(ctx->eld, ppdata->eld, sizeof(ctx->eld));
|
2017-01-31 15:52:22 +03:00
|
|
|
|
2017-04-27 19:02:27 +03:00
|
|
|
ctx->dp_output = ppdata->dp_output;
|
2017-04-27 19:02:24 +03:00
|
|
|
if (ctx->dp_output) {
|
|
|
|
ctx->tmds_clock_speed = 0;
|
2017-04-27 19:02:27 +03:00
|
|
|
ctx->link_rate = ppdata->ls_clock;
|
2017-04-27 19:02:24 +03:00
|
|
|
} else {
|
2017-04-27 19:02:27 +03:00
|
|
|
ctx->tmds_clock_speed = ppdata->ls_clock;
|
2017-04-27 19:02:24 +03:00
|
|
|
ctx->link_rate = 0;
|
|
|
|
}
|
2017-01-31 15:52:22 +03:00
|
|
|
|
2017-04-27 19:02:30 +03:00
|
|
|
/*
|
|
|
|
* Shut down the stream before we change
|
|
|
|
* the pipe assignment for this pcm device
|
|
|
|
*/
|
2017-02-01 19:53:19 +03:00
|
|
|
had_process_hot_plug(ctx);
|
2017-01-31 15:52:22 +03:00
|
|
|
|
2017-04-27 19:02:30 +03:00
|
|
|
ctx->pipe = ppdata->pipe;
|
|
|
|
|
|
|
|
/* Restart the stream if necessary */
|
2017-02-05 00:05:33 +03:00
|
|
|
had_process_mode_change(ctx);
|
2017-01-31 15:52:22 +03:00
|
|
|
}
|
2017-04-27 19:02:30 +03:00
|
|
|
|
2017-02-01 19:24:02 +03:00
|
|
|
mutex_unlock(&ctx->mutex);
|
2017-02-13 11:52:44 +03:00
|
|
|
pm_runtime_mark_last_busy(ctx->dev);
|
|
|
|
pm_runtime_put_autosuspend(ctx->dev);
|
2017-02-02 16:43:39 +03:00
|
|
|
}
|
|
|
|
|
2017-02-14 14:29:38 +03:00
|
|
|
/*
|
|
|
|
* Jack interface
|
|
|
|
*/
|
2017-04-27 19:02:28 +03:00
|
|
|
static int had_create_jack(struct snd_intelhad *ctx,
|
|
|
|
struct snd_pcm *pcm)
|
2017-02-14 14:29:38 +03:00
|
|
|
{
|
2017-04-27 19:02:28 +03:00
|
|
|
char hdmi_str[32];
|
2017-02-14 14:29:38 +03:00
|
|
|
int err;
|
|
|
|
|
2017-04-27 19:02:28 +03:00
|
|
|
snprintf(hdmi_str, sizeof(hdmi_str),
|
|
|
|
"HDMI/DP,pcm=%d", pcm->device);
|
|
|
|
|
2017-04-27 19:02:29 +03:00
|
|
|
err = snd_jack_new(ctx->card_ctx->card, hdmi_str,
|
|
|
|
SND_JACK_AVOUT, &ctx->jack,
|
2017-02-14 14:29:38 +03:00
|
|
|
true, false);
|
|
|
|
if (err < 0)
|
|
|
|
return err;
|
|
|
|
ctx->jack->private_data = ctx;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-02-02 16:43:39 +03:00
|
|
|
/*
|
|
|
|
* PM callbacks
|
|
|
|
*/
|
|
|
|
|
2018-10-24 18:48:25 +03:00
|
|
|
static int __maybe_unused hdmi_lpe_audio_suspend(struct device *dev)
|
2017-02-02 16:43:39 +03:00
|
|
|
{
|
2017-04-27 19:02:29 +03:00
|
|
|
struct snd_intelhad_card *card_ctx = dev_get_drvdata(dev);
|
2017-02-02 16:43:39 +03:00
|
|
|
|
2018-10-24 18:48:25 +03:00
|
|
|
snd_power_change_state(card_ctx->card, SNDRV_CTL_POWER_D3hot);
|
2017-02-02 16:43:39 +03:00
|
|
|
|
2017-02-13 11:52:44 +03:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-02-07 16:38:51 +03:00
|
|
|
static int __maybe_unused hdmi_lpe_audio_resume(struct device *dev)
|
2017-02-02 16:43:39 +03:00
|
|
|
{
|
2017-04-27 19:02:29 +03:00
|
|
|
struct snd_intelhad_card *card_ctx = dev_get_drvdata(dev);
|
2017-02-02 16:43:39 +03:00
|
|
|
|
2018-10-24 18:48:25 +03:00
|
|
|
pm_runtime_mark_last_busy(dev);
|
|
|
|
|
2017-04-27 19:02:29 +03:00
|
|
|
snd_power_change_state(card_ctx->card, SNDRV_CTL_POWER_D0);
|
2018-10-24 18:48:25 +03:00
|
|
|
|
2017-02-02 16:43:39 +03:00
|
|
|
return 0;
|
2017-01-31 15:52:22 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/* release resources */
|
|
|
|
static void hdmi_lpe_audio_free(struct snd_card *card)
|
|
|
|
{
|
2017-04-27 19:02:29 +03:00
|
|
|
struct snd_intelhad_card *card_ctx = card->private_data;
|
|
|
|
struct intel_hdmi_lpe_audio_pdata *pdata = card_ctx->dev->platform_data;
|
|
|
|
int port;
|
2017-01-31 15:52:22 +03:00
|
|
|
|
2017-04-27 19:02:21 +03:00
|
|
|
spin_lock_irq(&pdata->lpe_audio_slock);
|
|
|
|
pdata->notify_audio_lpe = NULL;
|
|
|
|
spin_unlock_irq(&pdata->lpe_audio_slock);
|
2017-01-31 15:52:22 +03:00
|
|
|
|
2017-04-27 19:02:29 +03:00
|
|
|
for_each_port(card_ctx, port) {
|
|
|
|
struct snd_intelhad *ctx = &card_ctx->pcm_ctx[port];
|
2017-01-31 18:26:10 +03:00
|
|
|
|
2017-04-27 19:02:29 +03:00
|
|
|
cancel_work_sync(&ctx->hdmi_audio_wq);
|
|
|
|
}
|
2017-01-31 15:52:22 +03:00
|
|
|
}
|
|
|
|
|
2017-01-30 19:23:39 +03:00
|
|
|
/*
|
2017-01-31 15:52:22 +03:00
|
|
|
* hdmi_lpe_audio_probe - start bridge with i915
|
2017-01-25 01:57:52 +03:00
|
|
|
*
|
2017-01-31 15:52:22 +03:00
|
|
|
* This function is called when the i915 driver creates the
|
2017-01-31 19:09:13 +03:00
|
|
|
* hdmi-lpe-audio platform device.
|
2017-01-25 01:57:52 +03:00
|
|
|
*/
|
2022-04-12 13:26:23 +03:00
|
|
|
static int __hdmi_lpe_audio_probe(struct platform_device *pdev)
|
2017-01-25 01:57:52 +03:00
|
|
|
{
|
|
|
|
struct snd_card *card;
|
2017-04-27 19:02:29 +03:00
|
|
|
struct snd_intelhad_card *card_ctx;
|
2018-02-28 10:46:00 +03:00
|
|
|
struct snd_intelhad *ctx;
|
2017-01-31 15:52:22 +03:00
|
|
|
struct snd_pcm *pcm;
|
|
|
|
struct intel_hdmi_lpe_audio_pdata *pdata;
|
|
|
|
int irq;
|
|
|
|
struct resource *res_mmio;
|
2017-04-27 19:02:29 +03:00
|
|
|
int port, ret;
|
2017-01-31 15:52:22 +03:00
|
|
|
|
|
|
|
pdata = pdev->dev.platform_data;
|
|
|
|
if (!pdata) {
|
|
|
|
dev_err(&pdev->dev, "%s: quit: pdata not allocated by i915!!\n", __func__);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-01-31 15:52:22 +03:00
|
|
|
/* get resources */
|
|
|
|
irq = platform_get_irq(pdev, 0);
|
2019-10-25 12:39:05 +03:00
|
|
|
if (irq < 0)
|
2017-06-30 23:18:41 +03:00
|
|
|
return irq;
|
2017-01-31 15:52:22 +03:00
|
|
|
|
|
|
|
res_mmio = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
|
|
if (!res_mmio) {
|
|
|
|
dev_err(&pdev->dev, "Could not get IO_MEM resources\n");
|
|
|
|
return -ENXIO;
|
|
|
|
}
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-01-31 10:14:34 +03:00
|
|
|
/* create a card instance with ALSA framework */
|
2021-07-15 10:59:34 +03:00
|
|
|
ret = snd_devm_card_new(&pdev->dev, hdmi_card_index, hdmi_card_id,
|
|
|
|
THIS_MODULE, sizeof(*card_ctx), &card);
|
2017-01-31 15:52:22 +03:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2017-04-27 19:02:29 +03:00
|
|
|
card_ctx = card->private_data;
|
|
|
|
card_ctx->dev = &pdev->dev;
|
|
|
|
card_ctx->card = card;
|
2017-01-31 15:52:22 +03:00
|
|
|
strcpy(card->driver, INTEL_HAD);
|
2017-02-07 14:14:04 +03:00
|
|
|
strcpy(card->shortname, "Intel HDMI/DP LPE Audio");
|
|
|
|
strcpy(card->longname, "Intel HDMI/DP LPE Audio");
|
2017-01-31 15:52:22 +03:00
|
|
|
|
2017-04-27 19:02:29 +03:00
|
|
|
card_ctx->irq = -1;
|
2017-01-31 15:52:22 +03:00
|
|
|
|
|
|
|
card->private_free = hdmi_lpe_audio_free;
|
|
|
|
|
2017-04-27 19:02:29 +03:00
|
|
|
platform_set_drvdata(pdev, card_ctx);
|
2017-01-31 15:52:22 +03:00
|
|
|
|
2018-02-28 10:46:00 +03:00
|
|
|
card_ctx->num_pipes = pdata->num_pipes;
|
|
|
|
card_ctx->num_ports = single_port ? 1 : pdata->num_ports;
|
|
|
|
|
|
|
|
for_each_port(card_ctx, port) {
|
|
|
|
ctx = &card_ctx->pcm_ctx[port];
|
|
|
|
ctx->card_ctx = card_ctx;
|
|
|
|
ctx->dev = card_ctx->dev;
|
|
|
|
ctx->port = single_port ? -1 : port;
|
|
|
|
ctx->pipe = -1;
|
|
|
|
|
|
|
|
spin_lock_init(&ctx->had_spinlock);
|
|
|
|
mutex_init(&ctx->mutex);
|
|
|
|
INIT_WORK(&ctx->hdmi_audio_wq, had_audio_wq);
|
|
|
|
}
|
|
|
|
|
2017-01-31 15:52:22 +03:00
|
|
|
dev_dbg(&pdev->dev, "%s: mmio_start = 0x%x, mmio_end = 0x%x\n",
|
|
|
|
__func__, (unsigned int)res_mmio->start,
|
|
|
|
(unsigned int)res_mmio->end);
|
|
|
|
|
2021-07-15 10:59:34 +03:00
|
|
|
card_ctx->mmio_start =
|
|
|
|
devm_ioremap(&pdev->dev, res_mmio->start,
|
|
|
|
(size_t)(resource_size(res_mmio)));
|
2017-04-27 19:02:29 +03:00
|
|
|
if (!card_ctx->mmio_start) {
|
2017-01-31 15:52:22 +03:00
|
|
|
dev_err(&pdev->dev, "Could not get ioremap\n");
|
2021-07-15 10:59:34 +03:00
|
|
|
return -EACCES;
|
2017-01-31 15:52:22 +03:00
|
|
|
}
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-01-31 15:52:22 +03:00
|
|
|
/* setup interrupt handler */
|
2021-07-15 10:59:34 +03:00
|
|
|
ret = devm_request_irq(&pdev->dev, irq, display_pipe_interrupt_handler,
|
|
|
|
0, pdev->name, card_ctx);
|
2017-01-31 15:52:22 +03:00
|
|
|
if (ret < 0) {
|
|
|
|
dev_err(&pdev->dev, "request_irq failed\n");
|
2021-07-15 10:59:34 +03:00
|
|
|
return ret;
|
2017-01-31 15:52:22 +03:00
|
|
|
}
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-04-27 19:02:29 +03:00
|
|
|
card_ctx->irq = irq;
|
2017-02-03 00:03:22 +03:00
|
|
|
|
|
|
|
/* only 32bit addressable */
|
2022-01-07 05:08:51 +03:00
|
|
|
ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2017-02-03 00:03:22 +03:00
|
|
|
|
2017-04-27 19:02:29 +03:00
|
|
|
init_channel_allocations();
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-04-27 19:02:30 +03:00
|
|
|
card_ctx->num_pipes = pdata->num_pipes;
|
ALSA: x86: hdmi: Add single_port option for compatible behavior
The recent support for the multiple PCM devices allowed user to use
multiple HDMI/DP outputs, but at the same time, the PCM stream
assignment has been changed, too. Due to that, the former PCM#0
(there was only one stream in the past) is likely assigned to a
different one (e.g. PCM#2), and it ends up with the regression when
user sticks with the fixed configuration using the device#0.
Although the multiple monitor support shouldn't matter when user
deploys the backend like PulseAudio that checks the jack detection
state, the behavior change isn't always acceptable for some users.
As a mitigation, this patch introduces an option to switch the
behavior back to the old-good-days: when the new option,
single_port=1, is passed, the driver creates only a single PCM device,
and it's assigned to the first connected one, like the earlier
versions did. The option is turned off as default still to support
the multiple monitors.
Fixes: 8a2d6ae1f737 ("ALSA: x86: Register multiple PCM devices for the LPE audio card")
Reported-and-tested-by: Hubert Mantel <mantel@metadox.de>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2018-02-20 19:33:45 +03:00
|
|
|
card_ctx->num_ports = single_port ? 1 : pdata->num_ports;
|
2017-04-27 19:02:28 +03:00
|
|
|
|
2017-04-27 19:02:29 +03:00
|
|
|
for_each_port(card_ctx, port) {
|
|
|
|
int i;
|
|
|
|
|
2018-02-28 10:46:00 +03:00
|
|
|
ctx = &card_ctx->pcm_ctx[port];
|
2017-04-27 19:02:30 +03:00
|
|
|
ret = snd_pcm_new(card, INTEL_HAD, port, MAX_PB_STREAMS,
|
2017-04-27 19:02:29 +03:00
|
|
|
MAX_CAP_STREAMS, &pcm);
|
|
|
|
if (ret)
|
2021-07-15 10:59:34 +03:00
|
|
|
return ret;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-04-27 19:02:29 +03:00
|
|
|
/* setup private data which can be retrieved when required */
|
|
|
|
pcm->private_data = ctx;
|
|
|
|
pcm->info_flags = 0;
|
ALSA: Convert strlcpy to strscpy when return value is unused
strlcpy is deprecated. see: Documentation/process/deprecated.rst
Change the calls that do not use the strlcpy return value to the
preferred strscpy.
Done with cocci script:
@@
expression e1, e2, e3;
@@
- strlcpy(
+ strscpy(
e1, e2, e3);
This cocci script leaves the instances where the return value is
used unchanged.
After this patch, sound/ has 3 uses of strlcpy() that need to be
manually inspected for conversion and changed one day.
$ git grep -w strlcpy sound/
sound/usb/card.c: len = strlcpy(card->longname, s, sizeof(card->longname));
sound/usb/mixer.c: return strlcpy(buf, p->name, buflen);
sound/usb/mixer.c: return strlcpy(buf, p->names[index], buflen);
Miscellenea:
o Remove trailing whitespace in conversion of sound/core/hwdep.c
Link: https://lore.kernel.org/lkml/CAHk-=wgfRnXz0W3D37d01q3JFkr_i_uTL=V6A6G1oUZcprmknw@mail.gmail.com/
Signed-off-by: Joe Perches <joe@perches.com>
Acked-by: Mark Brown <broonie@kernel.org>
Link: https://lore.kernel.org/r/22b393d1790bb268769d0bab7bacf0866dcb0c14.camel@perches.com
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2021-01-04 20:17:34 +03:00
|
|
|
strscpy(pcm->name, card->shortname, strlen(card->shortname));
|
2021-07-05 10:37:36 +03:00
|
|
|
/* setup the ops for playback */
|
2017-04-27 19:02:29 +03:00
|
|
|
snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &had_pcm_ops);
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-04-27 19:02:29 +03:00
|
|
|
/* allocate dma pages;
|
|
|
|
* try to allocate 600k buffer as default which is large enough
|
|
|
|
*/
|
2021-08-02 10:28:02 +03:00
|
|
|
snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV_WC,
|
2019-12-09 12:49:43 +03:00
|
|
|
card->dev, HAD_DEFAULT_BUFFER,
|
|
|
|
HAD_MAX_BUFFER);
|
2017-04-27 19:02:29 +03:00
|
|
|
|
|
|
|
/* create controls */
|
|
|
|
for (i = 0; i < ARRAY_SIZE(had_controls); i++) {
|
|
|
|
struct snd_kcontrol *kctl;
|
|
|
|
|
|
|
|
kctl = snd_ctl_new1(&had_controls[i], ctx);
|
2021-07-15 10:59:34 +03:00
|
|
|
if (!kctl)
|
|
|
|
return -ENOMEM;
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-04-27 19:02:29 +03:00
|
|
|
kctl->id.device = pcm->device;
|
|
|
|
|
|
|
|
ret = snd_ctl_add(card, kctl);
|
|
|
|
if (ret < 0)
|
2021-07-15 10:59:34 +03:00
|
|
|
return ret;
|
2017-04-27 19:02:28 +03:00
|
|
|
}
|
|
|
|
|
2017-04-27 19:02:29 +03:00
|
|
|
/* Register channel map controls */
|
|
|
|
ret = had_register_chmap_ctls(ctx, pcm);
|
|
|
|
if (ret < 0)
|
2021-07-15 10:59:34 +03:00
|
|
|
return ret;
|
2017-04-27 19:02:28 +03:00
|
|
|
|
2017-04-27 19:02:29 +03:00
|
|
|
ret = had_create_jack(ctx, pcm);
|
2017-02-02 18:38:39 +03:00
|
|
|
if (ret < 0)
|
2021-07-15 10:59:34 +03:00
|
|
|
return ret;
|
2017-02-02 18:38:39 +03:00
|
|
|
}
|
2017-02-14 14:29:38 +03:00
|
|
|
|
2017-01-31 15:52:22 +03:00
|
|
|
ret = snd_card_register(card);
|
|
|
|
if (ret)
|
2021-07-15 10:59:34 +03:00
|
|
|
return ret;
|
2017-01-31 10:47:05 +03:00
|
|
|
|
2017-02-01 19:18:20 +03:00
|
|
|
spin_lock_irq(&pdata->lpe_audio_slock);
|
2017-01-31 15:52:22 +03:00
|
|
|
pdata->notify_audio_lpe = notify_audio_lpe;
|
2017-02-01 19:18:20 +03:00
|
|
|
spin_unlock_irq(&pdata->lpe_audio_slock);
|
2017-01-31 15:52:22 +03:00
|
|
|
|
2022-06-17 01:29:09 +03:00
|
|
|
pm_runtime_set_autosuspend_delay(&pdev->dev, INTEL_HDMI_AUDIO_SUSPEND_DELAY_MS);
|
2017-02-13 11:52:44 +03:00
|
|
|
pm_runtime_use_autosuspend(&pdev->dev);
|
2022-06-17 01:29:09 +03:00
|
|
|
pm_runtime_enable(&pdev->dev);
|
2017-02-13 11:52:44 +03:00
|
|
|
pm_runtime_mark_last_busy(&pdev->dev);
|
2022-06-17 01:29:09 +03:00
|
|
|
pm_runtime_idle(&pdev->dev);
|
2017-01-31 15:52:22 +03:00
|
|
|
|
2017-01-31 18:26:10 +03:00
|
|
|
dev_dbg(&pdev->dev, "%s: handle pending notification\n", __func__);
|
2017-04-27 19:02:29 +03:00
|
|
|
for_each_port(card_ctx, port) {
|
|
|
|
struct snd_intelhad *ctx = &card_ctx->pcm_ctx[port];
|
|
|
|
|
|
|
|
schedule_work(&ctx->hdmi_audio_wq);
|
|
|
|
}
|
2017-01-25 01:57:52 +03:00
|
|
|
|
2017-01-30 19:23:39 +03:00
|
|
|
return 0;
|
2017-01-25 01:57:52 +03:00
|
|
|
}
|
|
|
|
|
2022-04-12 13:26:23 +03:00
|
|
|
static int hdmi_lpe_audio_probe(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
return snd_card_free_on_error(&pdev->dev, __hdmi_lpe_audio_probe(pdev));
|
|
|
|
}
|
|
|
|
|
2017-02-02 16:43:39 +03:00
|
|
|
static const struct dev_pm_ops hdmi_lpe_audio_pm = {
|
|
|
|
SET_SYSTEM_SLEEP_PM_OPS(hdmi_lpe_audio_suspend, hdmi_lpe_audio_resume)
|
|
|
|
};
|
|
|
|
|
2017-01-31 15:52:22 +03:00
|
|
|
static struct platform_driver hdmi_lpe_audio_driver = {
|
|
|
|
.driver = {
|
|
|
|
.name = "hdmi-lpe-audio",
|
2017-02-02 16:43:39 +03:00
|
|
|
.pm = &hdmi_lpe_audio_pm,
|
2017-01-31 15:52:22 +03:00
|
|
|
},
|
|
|
|
.probe = hdmi_lpe_audio_probe,
|
|
|
|
};
|
|
|
|
|
|
|
|
module_platform_driver(hdmi_lpe_audio_driver);
|
|
|
|
MODULE_ALIAS("platform:hdmi_lpe_audio");
|
|
|
|
|
2017-01-25 01:57:52 +03:00
|
|
|
MODULE_AUTHOR("Sailaja Bandarupalli <sailaja.bandarupalli@intel.com>");
|
|
|
|
MODULE_AUTHOR("Ramesh Babu K V <ramesh.babu@intel.com>");
|
|
|
|
MODULE_AUTHOR("Vaibhav Agarwal <vaibhav.agarwal@intel.com>");
|
|
|
|
MODULE_AUTHOR("Jerome Anand <jerome.anand@intel.com>");
|
|
|
|
MODULE_DESCRIPTION("Intel HDMI Audio driver");
|
|
|
|
MODULE_LICENSE("GPL v2");
|