2018-03-26 19:31:01 +03:00
|
|
|
/*
|
|
|
|
* CXL Flash Device Driver
|
|
|
|
*
|
|
|
|
* Written by: Matthew R. Ochs <mrochs@linux.vnet.ibm.com>, IBM Corporation
|
|
|
|
* Uma Krishnan <ukrishn@linux.vnet.ibm.com>, IBM Corporation
|
|
|
|
*
|
|
|
|
* Copyright (C) 2018 IBM Corporation
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License
|
|
|
|
* as published by the Free Software Foundation; either version
|
|
|
|
* 2 of the License, or (at your option) any later version.
|
|
|
|
*/
|
|
|
|
|
2018-03-26 19:33:41 +03:00
|
|
|
#define OCXL_MAX_IRQS 4 /* Max interrupts per process */
|
|
|
|
|
|
|
|
struct ocxlflash_irqs {
|
|
|
|
int hwirq;
|
2018-03-26 19:33:48 +03:00
|
|
|
u32 virq;
|
2018-03-26 19:33:41 +03:00
|
|
|
u64 ptrig;
|
2018-03-26 19:33:48 +03:00
|
|
|
void __iomem *vtrig;
|
2018-03-26 19:33:41 +03:00
|
|
|
};
|
|
|
|
|
2018-03-26 19:31:01 +03:00
|
|
|
/* OCXL hardware AFU associated with the host */
|
|
|
|
struct ocxl_hw_afu {
|
2018-03-26 19:31:53 +03:00
|
|
|
struct ocxlflash_context *ocxl_ctx; /* Host context */
|
2018-03-26 19:31:01 +03:00
|
|
|
struct pci_dev *pdev; /* PCI device */
|
|
|
|
struct device *dev; /* Generic device */
|
2018-03-26 19:32:29 +03:00
|
|
|
bool perst_same_image; /* Same image loaded on perst */
|
2018-03-26 19:31:09 +03:00
|
|
|
|
|
|
|
struct ocxl_fn_config fcfg; /* DVSEC config of the function */
|
2018-03-26 19:31:29 +03:00
|
|
|
struct ocxl_afu_config acfg; /* AFU configuration data */
|
2018-03-26 19:31:09 +03:00
|
|
|
|
2018-03-26 19:31:21 +03:00
|
|
|
int fn_actag_base; /* Function acTag base */
|
|
|
|
int fn_actag_enabled; /* Function acTag number enabled */
|
2018-03-26 19:31:36 +03:00
|
|
|
int afu_actag_base; /* AFU acTag base */
|
|
|
|
int afu_actag_enabled; /* AFU acTag number enabled */
|
2018-03-26 19:31:21 +03:00
|
|
|
|
2018-03-26 19:32:37 +03:00
|
|
|
phys_addr_t ppmmio_phys; /* Per process MMIO space */
|
|
|
|
phys_addr_t gmmio_phys; /* Global AFU MMIO space */
|
|
|
|
void __iomem *gmmio_virt; /* Global MMIO map */
|
|
|
|
|
2018-03-26 19:33:21 +03:00
|
|
|
void *link_token; /* Link token for the SPA */
|
2018-03-26 19:32:00 +03:00
|
|
|
struct idr idr; /* IDR to manage contexts */
|
2018-03-26 19:31:44 +03:00
|
|
|
int max_pasid; /* Maximum number of contexts */
|
2018-03-26 19:31:09 +03:00
|
|
|
bool is_present; /* Function has AFUs defined */
|
2018-03-26 19:31:01 +03:00
|
|
|
};
|
2018-03-26 19:31:53 +03:00
|
|
|
|
|
|
|
struct ocxlflash_context {
|
|
|
|
struct ocxl_hw_afu *hw_afu; /* HW AFU back pointer */
|
2018-03-26 19:32:09 +03:00
|
|
|
struct address_space *mapping; /* Mapping for pseudo filesystem */
|
2018-03-26 19:31:53 +03:00
|
|
|
bool master; /* Whether this is a master context */
|
2018-03-26 19:32:00 +03:00
|
|
|
int pe; /* Process element */
|
2018-03-26 19:32:48 +03:00
|
|
|
|
|
|
|
phys_addr_t psn_phys; /* Process mapping */
|
|
|
|
u64 psn_size; /* Process mapping size */
|
2018-03-26 19:33:41 +03:00
|
|
|
|
|
|
|
struct ocxlflash_irqs *irqs; /* Pointer to array of structures */
|
|
|
|
int num_irqs; /* Number of interrupts */
|
2018-03-26 19:31:53 +03:00
|
|
|
};
|