2018-12-06 13:41:20 +03:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2014-04-10 12:27:28 +04:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2014 Freescale Semiconductor, Inc.
|
|
|
|
*/
|
|
|
|
|
2014-02-24 14:37:35 +04:00
|
|
|
#ifndef __LINUX_MTD_SPI_NOR_H
|
|
|
|
#define __LINUX_MTD_SPI_NOR_H
|
|
|
|
|
2015-09-01 22:57:06 +03:00
|
|
|
#include <linux/bitops.h>
|
2015-09-01 22:57:08 +03:00
|
|
|
#include <linux/mtd/cfi.h>
|
2015-11-26 11:05:04 +03:00
|
|
|
#include <linux/mtd/mtd.h>
|
2015-09-01 22:57:08 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Manufacturer IDs
|
|
|
|
*
|
|
|
|
* The first byte returned from the flash after sending opcode SPINOR_OP_RDID.
|
|
|
|
* Sometimes these are the same as CFI IDs, but sometimes they aren't.
|
|
|
|
*/
|
|
|
|
#define SNOR_MFR_ATMEL CFI_MFR_ATMEL
|
2016-05-06 18:37:41 +03:00
|
|
|
#define SNOR_MFR_GIGADEVICE 0xc8
|
2015-09-01 22:57:08 +03:00
|
|
|
#define SNOR_MFR_INTEL CFI_MFR_INTEL
|
2018-10-12 05:23:08 +03:00
|
|
|
#define SNOR_MFR_ST CFI_MFR_ST /* ST Micro */
|
|
|
|
#define SNOR_MFR_MICRON CFI_MFR_MICRON /* Micron */
|
2015-09-01 22:57:08 +03:00
|
|
|
#define SNOR_MFR_MACRONIX CFI_MFR_MACRONIX
|
|
|
|
#define SNOR_MFR_SPANSION CFI_MFR_AMD
|
|
|
|
#define SNOR_MFR_SST CFI_MFR_SST
|
2015-12-15 21:48:20 +03:00
|
|
|
#define SNOR_MFR_WINBOND 0xef /* Also used by some Spansion */
|
2015-09-01 22:57:06 +03:00
|
|
|
|
2014-04-09 06:16:49 +04:00
|
|
|
/*
|
|
|
|
* Note on opcode nomenclature: some opcodes have a format like
|
|
|
|
* SPINOR_OP_FUNCTION{4,}_x_y_z. The numbers x, y, and z stand for the number
|
|
|
|
* of I/O lines used for the opcode, address, and data (respectively). The
|
|
|
|
* FUNCTION has an optional suffix of '4', to represent an opcode which
|
|
|
|
* requires a 4-byte (32-bit) address.
|
|
|
|
*/
|
|
|
|
|
2014-02-24 14:37:35 +04:00
|
|
|
/* Flash opcodes. */
|
2014-04-09 05:15:31 +04:00
|
|
|
#define SPINOR_OP_WREN 0x06 /* Write enable */
|
|
|
|
#define SPINOR_OP_RDSR 0x05 /* Read status register */
|
|
|
|
#define SPINOR_OP_WRSR 0x01 /* Write status register 1 byte */
|
2017-06-26 16:10:00 +03:00
|
|
|
#define SPINOR_OP_RDSR2 0x3f /* Read status register 2 */
|
|
|
|
#define SPINOR_OP_WRSR2 0x3e /* Write status register 2 */
|
2014-04-09 06:16:49 +04:00
|
|
|
#define SPINOR_OP_READ 0x03 /* Read data bytes (low frequency) */
|
|
|
|
#define SPINOR_OP_READ_FAST 0x0b /* Read data bytes (high frequency) */
|
2016-10-27 12:55:39 +03:00
|
|
|
#define SPINOR_OP_READ_1_1_2 0x3b /* Read data bytes (Dual Output SPI) */
|
|
|
|
#define SPINOR_OP_READ_1_2_2 0xbb /* Read data bytes (Dual I/O SPI) */
|
|
|
|
#define SPINOR_OP_READ_1_1_4 0x6b /* Read data bytes (Quad Output SPI) */
|
|
|
|
#define SPINOR_OP_READ_1_4_4 0xeb /* Read data bytes (Quad I/O SPI) */
|
2019-01-15 13:05:10 +03:00
|
|
|
#define SPINOR_OP_READ_1_1_8 0x8b /* Read data bytes (Octal Output SPI) */
|
|
|
|
#define SPINOR_OP_READ_1_8_8 0xcb /* Read data bytes (Octal I/O SPI) */
|
2014-04-09 05:15:31 +04:00
|
|
|
#define SPINOR_OP_PP 0x02 /* Page program (up to 256 bytes) */
|
2016-10-27 12:55:39 +03:00
|
|
|
#define SPINOR_OP_PP_1_1_4 0x32 /* Quad page program */
|
|
|
|
#define SPINOR_OP_PP_1_4_4 0x38 /* Quad page program */
|
2019-01-15 13:05:10 +03:00
|
|
|
#define SPINOR_OP_PP_1_1_8 0x82 /* Octal page program */
|
|
|
|
#define SPINOR_OP_PP_1_8_8 0xc2 /* Octal page program */
|
2014-04-09 05:15:31 +04:00
|
|
|
#define SPINOR_OP_BE_4K 0x20 /* Erase 4KiB block */
|
|
|
|
#define SPINOR_OP_BE_4K_PMC 0xd7 /* Erase 4KiB block on PMC chips */
|
|
|
|
#define SPINOR_OP_BE_32K 0x52 /* Erase 32KiB block */
|
|
|
|
#define SPINOR_OP_CHIP_ERASE 0xc7 /* Erase whole flash chip */
|
|
|
|
#define SPINOR_OP_SE 0xd8 /* Sector erase (usually 64KiB) */
|
|
|
|
#define SPINOR_OP_RDID 0x9f /* Read JEDEC ID */
|
2017-06-26 16:10:00 +03:00
|
|
|
#define SPINOR_OP_RDSFDP 0x5a /* Read SFDP */
|
2014-04-09 05:15:31 +04:00
|
|
|
#define SPINOR_OP_RDCR 0x35 /* Read configuration register */
|
2014-04-29 19:29:51 +04:00
|
|
|
#define SPINOR_OP_RDFSR 0x70 /* Read flag status register */
|
2017-12-04 15:34:47 +03:00
|
|
|
#define SPINOR_OP_CLFSR 0x50 /* Clear flag status register */
|
2018-04-21 01:54:40 +03:00
|
|
|
#define SPINOR_OP_RDEAR 0xc8 /* Read Extended Address Register */
|
|
|
|
#define SPINOR_OP_WREAR 0xc5 /* Write Extended Address Register */
|
2014-02-24 14:37:35 +04:00
|
|
|
|
|
|
|
/* 4-byte address opcodes - used on Spansion and some Macronix flashes. */
|
2016-10-27 12:55:39 +03:00
|
|
|
#define SPINOR_OP_READ_4B 0x13 /* Read data bytes (low frequency) */
|
|
|
|
#define SPINOR_OP_READ_FAST_4B 0x0c /* Read data bytes (high frequency) */
|
|
|
|
#define SPINOR_OP_READ_1_1_2_4B 0x3c /* Read data bytes (Dual Output SPI) */
|
|
|
|
#define SPINOR_OP_READ_1_2_2_4B 0xbc /* Read data bytes (Dual I/O SPI) */
|
|
|
|
#define SPINOR_OP_READ_1_1_4_4B 0x6c /* Read data bytes (Quad Output SPI) */
|
|
|
|
#define SPINOR_OP_READ_1_4_4_4B 0xec /* Read data bytes (Quad I/O SPI) */
|
2019-01-15 13:05:10 +03:00
|
|
|
#define SPINOR_OP_READ_1_1_8_4B 0x7c /* Read data bytes (Octal Output SPI) */
|
|
|
|
#define SPINOR_OP_READ_1_8_8_4B 0xcc /* Read data bytes (Octal I/O SPI) */
|
2014-04-09 05:15:31 +04:00
|
|
|
#define SPINOR_OP_PP_4B 0x12 /* Page program (up to 256 bytes) */
|
2016-10-27 12:55:39 +03:00
|
|
|
#define SPINOR_OP_PP_1_1_4_4B 0x34 /* Quad page program */
|
|
|
|
#define SPINOR_OP_PP_1_4_4_4B 0x3e /* Quad page program */
|
2019-01-15 13:05:10 +03:00
|
|
|
#define SPINOR_OP_PP_1_1_8_4B 0x84 /* Octal page program */
|
|
|
|
#define SPINOR_OP_PP_1_8_8_4B 0x8e /* Octal page program */
|
2016-10-27 12:55:39 +03:00
|
|
|
#define SPINOR_OP_BE_4K_4B 0x21 /* Erase 4KiB block */
|
|
|
|
#define SPINOR_OP_BE_32K_4B 0x5c /* Erase 32KiB block */
|
2014-04-09 05:15:31 +04:00
|
|
|
#define SPINOR_OP_SE_4B 0xdc /* Sector erase (usually 64KiB) */
|
2014-02-24 14:37:35 +04:00
|
|
|
|
2017-04-25 23:08:48 +03:00
|
|
|
/* Double Transfer Rate opcodes - defined in JEDEC JESD216B. */
|
|
|
|
#define SPINOR_OP_READ_1_1_1_DTR 0x0d
|
|
|
|
#define SPINOR_OP_READ_1_2_2_DTR 0xbd
|
|
|
|
#define SPINOR_OP_READ_1_4_4_DTR 0xed
|
|
|
|
|
|
|
|
#define SPINOR_OP_READ_1_1_1_DTR_4B 0x0e
|
|
|
|
#define SPINOR_OP_READ_1_2_2_DTR_4B 0xbe
|
|
|
|
#define SPINOR_OP_READ_1_4_4_DTR_4B 0xee
|
|
|
|
|
2014-02-24 14:37:35 +04:00
|
|
|
/* Used for SST flashes only. */
|
2014-04-09 05:15:31 +04:00
|
|
|
#define SPINOR_OP_BP 0x02 /* Byte program */
|
|
|
|
#define SPINOR_OP_WRDI 0x04 /* Write disable */
|
|
|
|
#define SPINOR_OP_AAI_WP 0xad /* Auto address increment word program */
|
2014-02-24 14:37:35 +04:00
|
|
|
|
2016-12-02 14:31:44 +03:00
|
|
|
/* Used for S3AN flashes only */
|
|
|
|
#define SPINOR_OP_XSE 0x50 /* Sector erase */
|
|
|
|
#define SPINOR_OP_XPP 0x82 /* Page program */
|
|
|
|
#define SPINOR_OP_XRDSR 0xd7 /* Read status register */
|
|
|
|
|
|
|
|
#define XSR_PAGESIZE BIT(0) /* Page size in Po2 or Linear */
|
|
|
|
#define XSR_RDY BIT(7) /* Ready */
|
|
|
|
|
|
|
|
|
2014-02-24 14:37:35 +04:00
|
|
|
/* Used for Macronix and Winbond flashes. */
|
2014-04-09 05:15:31 +04:00
|
|
|
#define SPINOR_OP_EN4B 0xb7 /* Enter 4-byte mode */
|
|
|
|
#define SPINOR_OP_EX4B 0xe9 /* Exit 4-byte mode */
|
2014-02-24 14:37:35 +04:00
|
|
|
|
|
|
|
/* Used for Spansion flashes only. */
|
2014-04-09 05:15:31 +04:00
|
|
|
#define SPINOR_OP_BRWR 0x17 /* Bank register write */
|
2017-07-17 18:54:07 +03:00
|
|
|
#define SPINOR_OP_CLSR 0x30 /* Clear status register 1 */
|
2014-02-24 14:37:35 +04:00
|
|
|
|
2014-12-17 10:35:45 +03:00
|
|
|
/* Used for Micron flashes only. */
|
|
|
|
#define SPINOR_OP_RD_EVCR 0x65 /* Read EVCR register */
|
|
|
|
#define SPINOR_OP_WD_EVCR 0x61 /* Write EVCR register */
|
|
|
|
|
2014-02-24 14:37:35 +04:00
|
|
|
/* Status Register bits. */
|
2015-09-01 22:57:07 +03:00
|
|
|
#define SR_WIP BIT(0) /* Write in progress */
|
|
|
|
#define SR_WEL BIT(1) /* Write enable latch */
|
2014-02-24 14:37:35 +04:00
|
|
|
/* meaning of other SR_* bits may differ between vendors */
|
2015-09-01 22:57:07 +03:00
|
|
|
#define SR_BP0 BIT(2) /* Block protect 0 */
|
|
|
|
#define SR_BP1 BIT(3) /* Block protect 1 */
|
|
|
|
#define SR_BP2 BIT(4) /* Block protect 2 */
|
2016-01-29 22:25:36 +03:00
|
|
|
#define SR_TB BIT(5) /* Top/Bottom protect */
|
2015-09-01 22:57:07 +03:00
|
|
|
#define SR_SRWD BIT(7) /* SR write protect */
|
2017-07-17 18:54:07 +03:00
|
|
|
/* Spansion/Cypress specific status bits */
|
|
|
|
#define SR_E_ERR BIT(5)
|
|
|
|
#define SR_P_ERR BIT(6)
|
2014-02-24 14:37:35 +04:00
|
|
|
|
2015-09-01 22:57:07 +03:00
|
|
|
#define SR_QUAD_EN_MX BIT(6) /* Macronix Quad I/O */
|
2014-02-24 14:37:35 +04:00
|
|
|
|
2014-12-17 10:35:45 +03:00
|
|
|
/* Enhanced Volatile Configuration Register bits */
|
2015-09-01 22:57:07 +03:00
|
|
|
#define EVCR_QUAD_EN_MICRON BIT(7) /* Micron Quad I/O */
|
2014-12-17 10:35:45 +03:00
|
|
|
|
2014-04-29 19:29:51 +04:00
|
|
|
/* Flag Status Register bits */
|
2017-12-04 15:34:47 +03:00
|
|
|
#define FSR_READY BIT(7) /* Device status, 0 = Busy, 1 = Ready */
|
|
|
|
#define FSR_E_ERR BIT(5) /* Erase operation status */
|
|
|
|
#define FSR_P_ERR BIT(4) /* Program operation status */
|
|
|
|
#define FSR_PT_ERR BIT(1) /* Protection error bit */
|
2014-04-29 19:29:51 +04:00
|
|
|
|
2014-02-24 14:37:35 +04:00
|
|
|
/* Configuration Register bits. */
|
2015-09-01 22:57:07 +03:00
|
|
|
#define CR_QUAD_EN_SPAN BIT(1) /* Spansion Quad I/O */
|
2014-02-24 14:37:35 +04:00
|
|
|
|
2017-06-26 16:10:00 +03:00
|
|
|
/* Status Register 2 bits. */
|
|
|
|
#define SR2_QUAD_EN_BIT7 BIT(7)
|
|
|
|
|
2017-04-25 23:08:46 +03:00
|
|
|
/* Supported SPI protocols */
|
|
|
|
#define SNOR_PROTO_INST_MASK GENMASK(23, 16)
|
|
|
|
#define SNOR_PROTO_INST_SHIFT 16
|
|
|
|
#define SNOR_PROTO_INST(_nbits) \
|
|
|
|
((((unsigned long)(_nbits)) << SNOR_PROTO_INST_SHIFT) & \
|
|
|
|
SNOR_PROTO_INST_MASK)
|
|
|
|
|
|
|
|
#define SNOR_PROTO_ADDR_MASK GENMASK(15, 8)
|
|
|
|
#define SNOR_PROTO_ADDR_SHIFT 8
|
|
|
|
#define SNOR_PROTO_ADDR(_nbits) \
|
|
|
|
((((unsigned long)(_nbits)) << SNOR_PROTO_ADDR_SHIFT) & \
|
|
|
|
SNOR_PROTO_ADDR_MASK)
|
|
|
|
|
|
|
|
#define SNOR_PROTO_DATA_MASK GENMASK(7, 0)
|
|
|
|
#define SNOR_PROTO_DATA_SHIFT 0
|
|
|
|
#define SNOR_PROTO_DATA(_nbits) \
|
|
|
|
((((unsigned long)(_nbits)) << SNOR_PROTO_DATA_SHIFT) & \
|
|
|
|
SNOR_PROTO_DATA_MASK)
|
|
|
|
|
2017-04-25 23:08:48 +03:00
|
|
|
#define SNOR_PROTO_IS_DTR BIT(24) /* Double Transfer Rate */
|
|
|
|
|
2017-04-25 23:08:46 +03:00
|
|
|
#define SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits) \
|
|
|
|
(SNOR_PROTO_INST(_inst_nbits) | \
|
|
|
|
SNOR_PROTO_ADDR(_addr_nbits) | \
|
|
|
|
SNOR_PROTO_DATA(_data_nbits))
|
2017-04-25 23:08:48 +03:00
|
|
|
#define SNOR_PROTO_DTR(_inst_nbits, _addr_nbits, _data_nbits) \
|
|
|
|
(SNOR_PROTO_IS_DTR | \
|
|
|
|
SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits))
|
2017-04-25 23:08:46 +03:00
|
|
|
|
|
|
|
enum spi_nor_protocol {
|
|
|
|
SNOR_PROTO_1_1_1 = SNOR_PROTO_STR(1, 1, 1),
|
|
|
|
SNOR_PROTO_1_1_2 = SNOR_PROTO_STR(1, 1, 2),
|
|
|
|
SNOR_PROTO_1_1_4 = SNOR_PROTO_STR(1, 1, 4),
|
2017-04-25 23:08:49 +03:00
|
|
|
SNOR_PROTO_1_1_8 = SNOR_PROTO_STR(1, 1, 8),
|
2017-04-25 23:08:46 +03:00
|
|
|
SNOR_PROTO_1_2_2 = SNOR_PROTO_STR(1, 2, 2),
|
|
|
|
SNOR_PROTO_1_4_4 = SNOR_PROTO_STR(1, 4, 4),
|
2017-04-25 23:08:49 +03:00
|
|
|
SNOR_PROTO_1_8_8 = SNOR_PROTO_STR(1, 8, 8),
|
2017-04-25 23:08:46 +03:00
|
|
|
SNOR_PROTO_2_2_2 = SNOR_PROTO_STR(2, 2, 2),
|
|
|
|
SNOR_PROTO_4_4_4 = SNOR_PROTO_STR(4, 4, 4),
|
2017-04-25 23:08:49 +03:00
|
|
|
SNOR_PROTO_8_8_8 = SNOR_PROTO_STR(8, 8, 8),
|
2017-04-25 23:08:48 +03:00
|
|
|
|
|
|
|
SNOR_PROTO_1_1_1_DTR = SNOR_PROTO_DTR(1, 1, 1),
|
|
|
|
SNOR_PROTO_1_2_2_DTR = SNOR_PROTO_DTR(1, 2, 2),
|
|
|
|
SNOR_PROTO_1_4_4_DTR = SNOR_PROTO_DTR(1, 4, 4),
|
2017-04-25 23:08:49 +03:00
|
|
|
SNOR_PROTO_1_8_8_DTR = SNOR_PROTO_DTR(1, 8, 8),
|
2014-02-24 14:37:36 +04:00
|
|
|
};
|
|
|
|
|
2017-04-25 23:08:48 +03:00
|
|
|
static inline bool spi_nor_protocol_is_dtr(enum spi_nor_protocol proto)
|
|
|
|
{
|
|
|
|
return !!(proto & SNOR_PROTO_IS_DTR);
|
|
|
|
}
|
|
|
|
|
2017-04-25 23:08:46 +03:00
|
|
|
static inline u8 spi_nor_get_protocol_inst_nbits(enum spi_nor_protocol proto)
|
|
|
|
{
|
|
|
|
return ((unsigned long)(proto & SNOR_PROTO_INST_MASK)) >>
|
|
|
|
SNOR_PROTO_INST_SHIFT;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u8 spi_nor_get_protocol_addr_nbits(enum spi_nor_protocol proto)
|
|
|
|
{
|
|
|
|
return ((unsigned long)(proto & SNOR_PROTO_ADDR_MASK)) >>
|
|
|
|
SNOR_PROTO_ADDR_SHIFT;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u8 spi_nor_get_protocol_data_nbits(enum spi_nor_protocol proto)
|
|
|
|
{
|
|
|
|
return ((unsigned long)(proto & SNOR_PROTO_DATA_MASK)) >>
|
|
|
|
SNOR_PROTO_DATA_SHIFT;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u8 spi_nor_get_protocol_width(enum spi_nor_protocol proto)
|
|
|
|
{
|
|
|
|
return spi_nor_get_protocol_data_nbits(proto);
|
|
|
|
}
|
|
|
|
|
2014-04-09 05:10:23 +04:00
|
|
|
#define SPI_NOR_MAX_CMD_SIZE 8
|
2014-02-24 14:37:36 +04:00
|
|
|
enum spi_nor_ops {
|
|
|
|
SPI_NOR_OPS_READ = 0,
|
|
|
|
SPI_NOR_OPS_WRITE,
|
|
|
|
SPI_NOR_OPS_ERASE,
|
|
|
|
SPI_NOR_OPS_LOCK,
|
|
|
|
SPI_NOR_OPS_UNLOCK,
|
|
|
|
};
|
|
|
|
|
2014-08-07 05:16:58 +04:00
|
|
|
enum spi_nor_option_flags {
|
|
|
|
SNOR_F_USE_FSR = BIT(0),
|
2016-01-29 22:25:36 +03:00
|
|
|
SNOR_F_HAS_SR_TB = BIT(1),
|
2016-12-02 14:31:44 +03:00
|
|
|
SNOR_F_NO_OP_CHIP_ERASE = BIT(2),
|
|
|
|
SNOR_F_S3AN_ADDR_DEFAULT = BIT(3),
|
|
|
|
SNOR_F_READY_XSR_RDY = BIT(4),
|
2017-07-17 18:54:07 +03:00
|
|
|
SNOR_F_USE_CLSR = BIT(5),
|
mtd: spi-nor: only apply reset hacks to broken hardware
Commit 59b356ffd0b0 ("mtd: m25p80: restore the status of SPI flash when
exiting") is the latest from a long history of attempts to add reboot
handling to handle stateful addressing modes on SPI flash. Some prior
mostly-related discussions:
http://lists.infradead.org/pipermail/linux-mtd/2013-March/046343.html
[PATCH 1/3] mtd: m25p80: utilize dedicated 4-byte addressing commands
http://lists.infradead.org/pipermail/barebox/2014-September/020682.html
[RFC] MTD m25p80 3-byte addressing and boot problem
http://lists.infradead.org/pipermail/linux-mtd/2015-February/057683.html
[PATCH 2/2] m25p80: if supported put chip to deep power down if not used
Previously, attempts to add reboot-time software reset handling were
rejected, but the latest attempt was not.
Quick summary of the problem:
Some systems (e.g., boot ROM or bootloader) assume that they can read
initial boot code from their SPI flash using 3-byte addressing. If the
flash is left in 4-byte mode after reset, these systems won't boot. The
above patch provided a shutdown/remove hook to attempt to reset the
addressing mode before we reboot. Notably, this patch misses out on
huge classes of unexpected reboots (e.g., crashes, watchdog resets).
Unfortunately, it is essentially impossible to solve this problem 100%:
if your system doesn't know how to reset the SPI flash to power-on
defaults at initialization time, no amount of software can really rescue
you -- there will always be a chance of some unexpected reset that
leaves your flash in an addressing mode that your boot sequence didn't
expect.
While it is not directly harmful to perform hacks like the
aforementioned commit on all 4-byte addressing flash, a
properly-designed system should not need the hack -- and in fact,
providing this hack may mask the fact that a given system is indeed
broken. So this patch attempts to apply this unsound hack more narrowly,
providing a strong suggestion to developers and system designers that
this is truly a hack. With luck, system designers can catch their errors
early on in their development cycle, rather than applying this hack long
term. But apparently enough systems are out in the wild that we still
have to provide this hack.
Document a new device tree property to denote systems that do not have a
proper hardware (or software) reset mechanism, and apply the hack (with
a loud warning) only in this case.
Signed-off-by: Brian Norris <computersforpeace@gmail.com>
Reviewed-by: Guenter Roeck <linux@roeck-us.net>
Signed-off-by: Boris Brezillon <boris.brezillon@bootlin.com>
2018-07-27 21:33:13 +03:00
|
|
|
SNOR_F_BROKEN_RESET = BIT(6),
|
2018-12-06 13:37:34 +03:00
|
|
|
SNOR_F_4B_OPCODES = BIT(7),
|
2018-12-06 17:43:39 +03:00
|
|
|
SNOR_F_HAS_4BAIT = BIT(8),
|
2014-08-07 05:16:58 +04:00
|
|
|
};
|
|
|
|
|
2018-09-11 18:40:06 +03:00
|
|
|
/**
|
|
|
|
* struct spi_nor_erase_type - Structure to describe a SPI NOR erase type
|
|
|
|
* @size: the size of the sector/block erased by the erase type.
|
|
|
|
* JEDEC JESD216B imposes erase sizes to be a power of 2.
|
|
|
|
* @size_shift: @size is a power of 2, the shift is stored in
|
|
|
|
* @size_shift.
|
|
|
|
* @size_mask: the size mask based on @size_shift.
|
|
|
|
* @opcode: the SPI command op code to erase the sector/block.
|
|
|
|
* @idx: Erase Type index as sorted in the Basic Flash Parameter
|
|
|
|
* Table. It will be used to synchronize the supported
|
|
|
|
* Erase Types with the ones identified in the SFDP
|
|
|
|
* optional tables.
|
|
|
|
*/
|
|
|
|
struct spi_nor_erase_type {
|
|
|
|
u32 size;
|
|
|
|
u32 size_shift;
|
|
|
|
u32 size_mask;
|
|
|
|
u8 opcode;
|
|
|
|
u8 idx;
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* struct spi_nor_erase_command - Used for non-uniform erases
|
|
|
|
* The structure is used to describe a list of erase commands to be executed
|
|
|
|
* once we validate that the erase can be performed. The elements in the list
|
|
|
|
* are run-length encoded.
|
|
|
|
* @list: for inclusion into the list of erase commands.
|
|
|
|
* @count: how many times the same erase command should be
|
|
|
|
* consecutively used.
|
|
|
|
* @size: the size of the sector/block erased by the command.
|
|
|
|
* @opcode: the SPI command op code to erase the sector/block.
|
|
|
|
*/
|
|
|
|
struct spi_nor_erase_command {
|
|
|
|
struct list_head list;
|
|
|
|
u32 count;
|
|
|
|
u32 size;
|
|
|
|
u8 opcode;
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* struct spi_nor_erase_region - Structure to describe a SPI NOR erase region
|
|
|
|
* @offset: the offset in the data array of erase region start.
|
|
|
|
* LSB bits are used as a bitmask encoding flags to
|
|
|
|
* determine if this region is overlaid, if this region is
|
|
|
|
* the last in the SPI NOR flash memory and to indicate
|
|
|
|
* all the supported erase commands inside this region.
|
|
|
|
* The erase types are sorted in ascending order with the
|
|
|
|
* smallest Erase Type size being at BIT(0).
|
|
|
|
* @size: the size of the region in bytes.
|
|
|
|
*/
|
|
|
|
struct spi_nor_erase_region {
|
|
|
|
u64 offset;
|
|
|
|
u64 size;
|
|
|
|
};
|
|
|
|
|
|
|
|
#define SNOR_ERASE_TYPE_MAX 4
|
|
|
|
#define SNOR_ERASE_TYPE_MASK GENMASK_ULL(SNOR_ERASE_TYPE_MAX - 1, 0)
|
|
|
|
|
|
|
|
#define SNOR_LAST_REGION BIT(4)
|
|
|
|
#define SNOR_OVERLAID_REGION BIT(5)
|
|
|
|
|
|
|
|
#define SNOR_ERASE_FLAGS_MAX 6
|
|
|
|
#define SNOR_ERASE_FLAGS_MASK GENMASK_ULL(SNOR_ERASE_FLAGS_MAX - 1, 0)
|
|
|
|
|
|
|
|
/**
|
|
|
|
* struct spi_nor_erase_map - Structure to describe the SPI NOR erase map
|
|
|
|
* @regions: array of erase regions. The regions are consecutive in
|
|
|
|
* address space. Walking through the regions is done
|
|
|
|
* incrementally.
|
|
|
|
* @uniform_region: a pre-allocated erase region for SPI NOR with a uniform
|
|
|
|
* sector size (legacy implementation).
|
|
|
|
* @erase_type: an array of erase types shared by all the regions.
|
|
|
|
* The erase types are sorted in ascending order, with the
|
|
|
|
* smallest Erase Type size being the first member in the
|
|
|
|
* erase_type array.
|
|
|
|
* @uniform_erase_type: bitmask encoding erase types that can erase the
|
|
|
|
* entire memory. This member is completed at init by
|
|
|
|
* uniform and non-uniform SPI NOR flash memories if they
|
|
|
|
* support at least one erase type that can erase the
|
|
|
|
* entire memory.
|
|
|
|
*/
|
|
|
|
struct spi_nor_erase_map {
|
|
|
|
struct spi_nor_erase_region *regions;
|
|
|
|
struct spi_nor_erase_region uniform_region;
|
|
|
|
struct spi_nor_erase_type erase_type[SNOR_ERASE_TYPE_MAX];
|
|
|
|
u8 uniform_erase_type;
|
|
|
|
};
|
|
|
|
|
2017-08-22 23:45:21 +03:00
|
|
|
/**
|
|
|
|
* struct flash_info - Forward declaration of a structure used internally by
|
|
|
|
* spi_nor_scan()
|
|
|
|
*/
|
|
|
|
struct flash_info;
|
|
|
|
|
2014-02-24 14:37:36 +04:00
|
|
|
/**
|
|
|
|
* struct spi_nor - Structure for defining a the SPI NOR layer
|
|
|
|
* @mtd: point to a mtd_info structure
|
|
|
|
* @lock: the lock for the read/write/erase/lock/unlock operations
|
|
|
|
* @dev: point to a spi device, or a spi nor controller device.
|
2017-08-22 23:45:21 +03:00
|
|
|
* @info: spi-nor part JDEC MFR id and other info
|
2014-02-24 14:37:36 +04:00
|
|
|
* @page_size: the page size of the SPI NOR
|
|
|
|
* @addr_width: number of address bytes
|
|
|
|
* @erase_opcode: the opcode for erasing a sector
|
|
|
|
* @read_opcode: the read opcode
|
|
|
|
* @read_dummy: the dummy needed by the read operation
|
|
|
|
* @program_opcode: the program opcode
|
|
|
|
* @sst_write_second: used by the SST write operation
|
2014-08-07 05:16:58 +04:00
|
|
|
* @flags: flag options for the current SPI-NOR (SNOR_F_*)
|
2017-04-25 23:08:46 +03:00
|
|
|
* @read_proto: the SPI protocol for read operations
|
|
|
|
* @write_proto: the SPI protocol for write operations
|
|
|
|
* @reg_proto the SPI protocol for read_reg/write_reg/erase operations
|
2014-02-24 14:37:36 +04:00
|
|
|
* @cmd_buf: used by the write_reg
|
2018-09-11 18:40:06 +03:00
|
|
|
* @erase_map: the erase map of the SPI NOR
|
2014-02-24 14:37:36 +04:00
|
|
|
* @prepare: [OPTIONAL] do some preparations for the
|
|
|
|
* read/write/erase/lock/unlock operations
|
|
|
|
* @unprepare: [OPTIONAL] do some post work after the
|
|
|
|
* read/write/erase/lock/unlock operations
|
|
|
|
* @read_reg: [DRIVER-SPECIFIC] read out the register
|
|
|
|
* @write_reg: [DRIVER-SPECIFIC] write data to the register
|
|
|
|
* @read: [DRIVER-SPECIFIC] read data from the SPI NOR
|
|
|
|
* @write: [DRIVER-SPECIFIC] write data to the SPI NOR
|
|
|
|
* @erase: [DRIVER-SPECIFIC] erase a sector of the SPI NOR
|
2015-11-10 23:15:27 +03:00
|
|
|
* at the offset @offs; if not provided by the driver,
|
|
|
|
* spi-nor will send the erase opcode via write_reg()
|
2015-09-01 22:57:10 +03:00
|
|
|
* @flash_lock: [FLASH-SPECIFIC] lock a region of the SPI NOR
|
|
|
|
* @flash_unlock: [FLASH-SPECIFIC] unlock a region of the SPI NOR
|
2015-09-01 22:57:12 +03:00
|
|
|
* @flash_is_locked: [FLASH-SPECIFIC] check if a region of the SPI NOR is
|
2017-08-22 23:45:21 +03:00
|
|
|
* @quad_enable: [FLASH-SPECIFIC] enables SPI NOR quad mode
|
2015-09-01 22:57:12 +03:00
|
|
|
* completely locked
|
2014-02-24 14:37:36 +04:00
|
|
|
* @priv: the private data
|
|
|
|
*/
|
|
|
|
struct spi_nor {
|
2015-08-14 01:46:05 +03:00
|
|
|
struct mtd_info mtd;
|
2014-02-24 14:37:36 +04:00
|
|
|
struct mutex lock;
|
|
|
|
struct device *dev;
|
2017-08-22 23:45:21 +03:00
|
|
|
const struct flash_info *info;
|
2014-02-24 14:37:36 +04:00
|
|
|
u32 page_size;
|
|
|
|
u8 addr_width;
|
|
|
|
u8 erase_opcode;
|
|
|
|
u8 read_opcode;
|
|
|
|
u8 read_dummy;
|
|
|
|
u8 program_opcode;
|
2017-04-25 23:08:46 +03:00
|
|
|
enum spi_nor_protocol read_proto;
|
|
|
|
enum spi_nor_protocol write_proto;
|
|
|
|
enum spi_nor_protocol reg_proto;
|
2014-02-24 14:37:36 +04:00
|
|
|
bool sst_write_second;
|
2014-08-07 05:16:58 +04:00
|
|
|
u32 flags;
|
2014-02-24 14:37:36 +04:00
|
|
|
u8 cmd_buf[SPI_NOR_MAX_CMD_SIZE];
|
2018-09-11 18:40:06 +03:00
|
|
|
struct spi_nor_erase_map erase_map;
|
2014-02-24 14:37:36 +04:00
|
|
|
|
|
|
|
int (*prepare)(struct spi_nor *nor, enum spi_nor_ops ops);
|
|
|
|
void (*unprepare)(struct spi_nor *nor, enum spi_nor_ops ops);
|
|
|
|
int (*read_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
|
2015-08-19 12:56:44 +03:00
|
|
|
int (*write_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
|
2014-02-24 14:37:36 +04:00
|
|
|
|
2016-05-06 03:31:47 +03:00
|
|
|
ssize_t (*read)(struct spi_nor *nor, loff_t from,
|
2016-05-06 03:31:53 +03:00
|
|
|
size_t len, u_char *read_buf);
|
2016-05-06 03:31:47 +03:00
|
|
|
ssize_t (*write)(struct spi_nor *nor, loff_t to,
|
2016-05-06 03:31:53 +03:00
|
|
|
size_t len, const u_char *write_buf);
|
2014-02-24 14:37:36 +04:00
|
|
|
int (*erase)(struct spi_nor *nor, loff_t offs);
|
|
|
|
|
2015-03-13 10:38:39 +03:00
|
|
|
int (*flash_lock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
|
|
|
|
int (*flash_unlock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
|
2015-09-01 22:57:12 +03:00
|
|
|
int (*flash_is_locked)(struct spi_nor *nor, loff_t ofs, uint64_t len);
|
2017-08-22 23:45:21 +03:00
|
|
|
int (*quad_enable)(struct spi_nor *nor);
|
2015-03-13 10:38:39 +03:00
|
|
|
|
2014-02-24 14:37:36 +04:00
|
|
|
void *priv;
|
|
|
|
};
|
2014-02-24 14:37:37 +04:00
|
|
|
|
2018-09-11 18:40:06 +03:00
|
|
|
static u64 __maybe_unused
|
|
|
|
spi_nor_region_is_last(const struct spi_nor_erase_region *region)
|
|
|
|
{
|
|
|
|
return region->offset & SNOR_LAST_REGION;
|
|
|
|
}
|
|
|
|
|
|
|
|
static u64 __maybe_unused
|
|
|
|
spi_nor_region_end(const struct spi_nor_erase_region *region)
|
|
|
|
{
|
|
|
|
return (region->offset & ~SNOR_ERASE_FLAGS_MASK) + region->size;
|
|
|
|
}
|
|
|
|
|
2018-09-11 18:40:07 +03:00
|
|
|
static void __maybe_unused
|
|
|
|
spi_nor_region_mark_end(struct spi_nor_erase_region *region)
|
|
|
|
{
|
|
|
|
region->offset |= SNOR_LAST_REGION;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __maybe_unused
|
|
|
|
spi_nor_region_mark_overlay(struct spi_nor_erase_region *region)
|
|
|
|
{
|
|
|
|
region->offset |= SNOR_OVERLAID_REGION;
|
|
|
|
}
|
|
|
|
|
2018-09-11 18:40:06 +03:00
|
|
|
static bool __maybe_unused spi_nor_has_uniform_erase(const struct spi_nor *nor)
|
|
|
|
{
|
|
|
|
return !!nor->erase_map.uniform_erase_type;
|
|
|
|
}
|
|
|
|
|
2015-10-31 06:33:20 +03:00
|
|
|
static inline void spi_nor_set_flash_node(struct spi_nor *nor,
|
|
|
|
struct device_node *np)
|
|
|
|
{
|
2015-10-31 06:33:27 +03:00
|
|
|
mtd_set_of_node(&nor->mtd, np);
|
2015-10-31 06:33:20 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline struct device_node *spi_nor_get_flash_node(struct spi_nor *nor)
|
|
|
|
{
|
2015-10-31 06:33:27 +03:00
|
|
|
return mtd_get_of_node(&nor->mtd);
|
2015-10-31 06:33:20 +03:00
|
|
|
}
|
|
|
|
|
2017-04-25 23:08:46 +03:00
|
|
|
/**
|
|
|
|
* struct spi_nor_hwcaps - Structure for describing the hardware capabilies
|
|
|
|
* supported by the SPI controller (bus master).
|
|
|
|
* @mask: the bitmask listing all the supported hw capabilies
|
|
|
|
*/
|
|
|
|
struct spi_nor_hwcaps {
|
|
|
|
u32 mask;
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
*(Fast) Read capabilities.
|
|
|
|
* MUST be ordered by priority: the higher bit position, the higher priority.
|
2019-01-15 13:05:10 +03:00
|
|
|
* As a matter of performances, it is relevant to use Octal SPI protocols first,
|
2017-04-25 23:08:49 +03:00
|
|
|
* then Quad SPI protocols before Dual SPI protocols, Fast Read and lastly
|
|
|
|
* (Slow) Read.
|
2017-04-25 23:08:46 +03:00
|
|
|
*/
|
2017-04-25 23:08:49 +03:00
|
|
|
#define SNOR_HWCAPS_READ_MASK GENMASK(14, 0)
|
2017-04-25 23:08:46 +03:00
|
|
|
#define SNOR_HWCAPS_READ BIT(0)
|
|
|
|
#define SNOR_HWCAPS_READ_FAST BIT(1)
|
2017-04-25 23:08:48 +03:00
|
|
|
#define SNOR_HWCAPS_READ_1_1_1_DTR BIT(2)
|
|
|
|
|
|
|
|
#define SNOR_HWCAPS_READ_DUAL GENMASK(6, 3)
|
|
|
|
#define SNOR_HWCAPS_READ_1_1_2 BIT(3)
|
|
|
|
#define SNOR_HWCAPS_READ_1_2_2 BIT(4)
|
|
|
|
#define SNOR_HWCAPS_READ_2_2_2 BIT(5)
|
|
|
|
#define SNOR_HWCAPS_READ_1_2_2_DTR BIT(6)
|
|
|
|
|
|
|
|
#define SNOR_HWCAPS_READ_QUAD GENMASK(10, 7)
|
|
|
|
#define SNOR_HWCAPS_READ_1_1_4 BIT(7)
|
|
|
|
#define SNOR_HWCAPS_READ_1_4_4 BIT(8)
|
|
|
|
#define SNOR_HWCAPS_READ_4_4_4 BIT(9)
|
|
|
|
#define SNOR_HWCAPS_READ_1_4_4_DTR BIT(10)
|
2017-04-25 23:08:46 +03:00
|
|
|
|
2019-02-08 21:34:31 +03:00
|
|
|
#define SNOR_HWCAPS_READ_OCTAL GENMASK(14, 11)
|
2017-04-25 23:08:49 +03:00
|
|
|
#define SNOR_HWCAPS_READ_1_1_8 BIT(11)
|
|
|
|
#define SNOR_HWCAPS_READ_1_8_8 BIT(12)
|
|
|
|
#define SNOR_HWCAPS_READ_8_8_8 BIT(13)
|
|
|
|
#define SNOR_HWCAPS_READ_1_8_8_DTR BIT(14)
|
|
|
|
|
2017-04-25 23:08:46 +03:00
|
|
|
/*
|
|
|
|
* Page Program capabilities.
|
|
|
|
* MUST be ordered by priority: the higher bit position, the higher priority.
|
2019-01-15 13:05:10 +03:00
|
|
|
* Like (Fast) Read capabilities, Octal/Quad SPI protocols are preferred to the
|
2017-04-25 23:08:46 +03:00
|
|
|
* legacy SPI 1-1-1 protocol.
|
|
|
|
* Note that Dual Page Programs are not supported because there is no existing
|
|
|
|
* JEDEC/SFDP standard to define them. Also at this moment no SPI flash memory
|
|
|
|
* implements such commands.
|
|
|
|
*/
|
2017-04-25 23:08:49 +03:00
|
|
|
#define SNOR_HWCAPS_PP_MASK GENMASK(22, 16)
|
2017-04-25 23:08:46 +03:00
|
|
|
#define SNOR_HWCAPS_PP BIT(16)
|
|
|
|
|
|
|
|
#define SNOR_HWCAPS_PP_QUAD GENMASK(19, 17)
|
|
|
|
#define SNOR_HWCAPS_PP_1_1_4 BIT(17)
|
|
|
|
#define SNOR_HWCAPS_PP_1_4_4 BIT(18)
|
|
|
|
#define SNOR_HWCAPS_PP_4_4_4 BIT(19)
|
|
|
|
|
2019-01-15 13:05:10 +03:00
|
|
|
#define SNOR_HWCAPS_PP_OCTAL GENMASK(22, 20)
|
2017-04-25 23:08:49 +03:00
|
|
|
#define SNOR_HWCAPS_PP_1_1_8 BIT(20)
|
|
|
|
#define SNOR_HWCAPS_PP_1_8_8 BIT(21)
|
|
|
|
#define SNOR_HWCAPS_PP_8_8_8 BIT(22)
|
|
|
|
|
2014-02-24 14:37:37 +04:00
|
|
|
/**
|
|
|
|
* spi_nor_scan() - scan the SPI NOR
|
|
|
|
* @nor: the spi_nor structure
|
2014-09-29 13:47:54 +04:00
|
|
|
* @name: the chip type name
|
2017-04-25 23:08:46 +03:00
|
|
|
* @hwcaps: the hardware capabilities supported by the controller driver
|
2014-02-24 14:37:37 +04:00
|
|
|
*
|
|
|
|
* The drivers can use this fuction to scan the SPI NOR.
|
|
|
|
* In the scanning, it will try to get all the necessary information to
|
|
|
|
* fill the mtd_info{} and the spi_nor{}.
|
|
|
|
*
|
2014-09-29 13:47:54 +04:00
|
|
|
* The chip type name can be provided through the @name parameter.
|
2014-02-24 14:37:37 +04:00
|
|
|
*
|
|
|
|
* Return: 0 for success, others for failure.
|
|
|
|
*/
|
2017-04-25 23:08:46 +03:00
|
|
|
int spi_nor_scan(struct spi_nor *nor, const char *name,
|
|
|
|
const struct spi_nor_hwcaps *hwcaps);
|
2014-02-24 14:37:37 +04:00
|
|
|
|
2017-12-06 05:53:41 +03:00
|
|
|
/**
|
|
|
|
* spi_nor_restore_addr_mode() - restore the status of SPI NOR
|
|
|
|
* @nor: the spi_nor structure
|
|
|
|
*/
|
|
|
|
void spi_nor_restore(struct spi_nor *nor);
|
|
|
|
|
2014-02-24 14:37:35 +04:00
|
|
|
#endif
|