2009-04-28 06:52:28 +04:00
|
|
|
/*
|
|
|
|
* xHCI host controller driver PCI Bus Glue.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2008 Intel Corp.
|
|
|
|
*
|
|
|
|
* Author: Sarah Sharp
|
|
|
|
* Some code borrowed from the Linux EHCI driver.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful, but
|
|
|
|
* WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
|
|
|
|
* or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
|
|
|
|
* for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software Foundation,
|
|
|
|
* Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/pci.h>
|
|
|
|
|
|
|
|
#include "xhci.h"
|
|
|
|
|
2009-08-08 01:04:55 +04:00
|
|
|
/* Device for a quirk */
|
|
|
|
#define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
|
|
|
|
#define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
|
|
|
|
|
2009-04-28 06:52:28 +04:00
|
|
|
static const char hcd_name[] = "xhci_hcd";
|
|
|
|
|
|
|
|
/* called after powerup, by probe or system-pm "wakeup" */
|
|
|
|
static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* TODO: Implement finding debug ports later.
|
|
|
|
* TODO: see if there are any quirks that need to be added to handle
|
|
|
|
* new extended capabilities.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
|
|
|
|
if (!pci_set_mwi(pdev))
|
|
|
|
xhci_dbg(xhci, "MWI active\n");
|
|
|
|
|
|
|
|
xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* called during probe() after chip reset completes */
|
|
|
|
static int xhci_pci_setup(struct usb_hcd *hcd)
|
|
|
|
{
|
|
|
|
struct xhci_hcd *xhci = hcd_to_xhci(hcd);
|
|
|
|
struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
|
|
|
|
int retval;
|
2010-07-30 09:13:22 +04:00
|
|
|
u32 temp;
|
2009-04-28 06:52:28 +04:00
|
|
|
|
2010-05-19 03:05:21 +04:00
|
|
|
hcd->self.sg_tablesize = TRBS_PER_SEGMENT - 2;
|
2009-08-24 17:44:30 +04:00
|
|
|
|
2009-04-28 06:52:28 +04:00
|
|
|
xhci->cap_regs = hcd->regs;
|
|
|
|
xhci->op_regs = hcd->regs +
|
|
|
|
HC_LENGTH(xhci_readl(xhci, &xhci->cap_regs->hc_capbase));
|
|
|
|
xhci->run_regs = hcd->regs +
|
|
|
|
(xhci_readl(xhci, &xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
|
|
|
|
/* Cache read-only capability registers */
|
|
|
|
xhci->hcs_params1 = xhci_readl(xhci, &xhci->cap_regs->hcs_params1);
|
|
|
|
xhci->hcs_params2 = xhci_readl(xhci, &xhci->cap_regs->hcs_params2);
|
|
|
|
xhci->hcs_params3 = xhci_readl(xhci, &xhci->cap_regs->hcs_params3);
|
2009-09-04 21:53:20 +04:00
|
|
|
xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hc_capbase);
|
|
|
|
xhci->hci_version = HC_VERSION(xhci->hcc_params);
|
2009-04-28 06:52:28 +04:00
|
|
|
xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
|
|
|
|
xhci_print_registers(xhci);
|
|
|
|
|
2009-08-08 01:04:55 +04:00
|
|
|
/* Look for vendor-specific quirks */
|
|
|
|
if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
|
|
|
|
pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
|
|
|
|
pdev->revision == 0x0) {
|
|
|
|
xhci->quirks |= XHCI_RESET_EP_QUIRK;
|
|
|
|
xhci_dbg(xhci, "QUIRK: Fresco Logic xHC needs configure"
|
|
|
|
" endpoint cmd after reset endpoint\n");
|
|
|
|
}
|
2010-05-25 00:25:28 +04:00
|
|
|
if (pdev->vendor == PCI_VENDOR_ID_NEC)
|
|
|
|
xhci->quirks |= XHCI_NEC_HOST;
|
2009-08-08 01:04:55 +04:00
|
|
|
|
2009-04-28 06:52:28 +04:00
|
|
|
/* Make sure the HC is halted. */
|
|
|
|
retval = xhci_halt(xhci);
|
|
|
|
if (retval)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
xhci_dbg(xhci, "Resetting HCD\n");
|
|
|
|
/* Reset the internal HC memory state and registers. */
|
|
|
|
retval = xhci_reset(xhci);
|
|
|
|
if (retval)
|
|
|
|
return retval;
|
|
|
|
xhci_dbg(xhci, "Reset complete\n");
|
|
|
|
|
2010-07-30 09:13:22 +04:00
|
|
|
temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
|
|
|
|
if (HCC_64BIT_ADDR(temp)) {
|
|
|
|
xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
|
|
|
|
dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
|
|
|
|
} else {
|
|
|
|
dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
|
|
|
|
}
|
|
|
|
|
2009-04-28 06:52:28 +04:00
|
|
|
xhci_dbg(xhci, "Calling HCD init\n");
|
|
|
|
/* Initialize HCD and host controller data structures. */
|
|
|
|
retval = xhci_init(hcd);
|
|
|
|
if (retval)
|
|
|
|
return retval;
|
|
|
|
xhci_dbg(xhci, "Called HCD init\n");
|
|
|
|
|
|
|
|
pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
|
|
|
|
xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
|
|
|
|
|
|
|
|
/* Find any debug ports */
|
|
|
|
return xhci_pci_reinit(xhci, pdev);
|
|
|
|
}
|
|
|
|
|
2010-10-14 18:23:06 +04:00
|
|
|
#ifdef CONFIG_PM
|
|
|
|
static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
|
|
|
|
{
|
|
|
|
struct xhci_hcd *xhci = hcd_to_xhci(hcd);
|
|
|
|
int retval = 0;
|
|
|
|
|
|
|
|
if (hcd->state != HC_STATE_SUSPENDED)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
retval = xhci_suspend(xhci);
|
|
|
|
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
|
|
|
|
{
|
|
|
|
struct xhci_hcd *xhci = hcd_to_xhci(hcd);
|
|
|
|
int retval = 0;
|
|
|
|
|
|
|
|
retval = xhci_resume(xhci, hibernated);
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_PM */
|
|
|
|
|
2009-04-28 06:52:28 +04:00
|
|
|
static const struct hc_driver xhci_pci_hc_driver = {
|
|
|
|
.description = hcd_name,
|
|
|
|
.product_desc = "xHCI Host Controller",
|
|
|
|
.hcd_priv_size = sizeof(struct xhci_hcd),
|
|
|
|
|
|
|
|
/*
|
|
|
|
* generic hardware linkage
|
|
|
|
*/
|
2009-04-28 06:53:56 +04:00
|
|
|
.irq = xhci_irq,
|
2009-04-28 06:52:28 +04:00
|
|
|
.flags = HCD_MEMORY | HCD_USB3,
|
|
|
|
|
|
|
|
/*
|
|
|
|
* basic lifecycle operations
|
|
|
|
*/
|
|
|
|
.reset = xhci_pci_setup,
|
|
|
|
.start = xhci_run,
|
2010-10-14 18:23:06 +04:00
|
|
|
#ifdef CONFIG_PM
|
|
|
|
.pci_suspend = xhci_pci_suspend,
|
|
|
|
.pci_resume = xhci_pci_resume,
|
|
|
|
#endif
|
2009-04-28 06:52:28 +04:00
|
|
|
.stop = xhci_stop,
|
|
|
|
.shutdown = xhci_shutdown,
|
|
|
|
|
2009-04-28 06:57:38 +04:00
|
|
|
/*
|
|
|
|
* managing i/o requests and associated device resources
|
|
|
|
*/
|
2009-04-28 06:58:01 +04:00
|
|
|
.urb_enqueue = xhci_urb_enqueue,
|
|
|
|
.urb_dequeue = xhci_urb_dequeue,
|
2009-04-28 06:57:38 +04:00
|
|
|
.alloc_dev = xhci_alloc_dev,
|
|
|
|
.free_dev = xhci_free_dev,
|
2010-04-05 21:55:58 +04:00
|
|
|
.alloc_streams = xhci_alloc_streams,
|
|
|
|
.free_streams = xhci_free_streams,
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 06:58:38 +04:00
|
|
|
.add_endpoint = xhci_add_endpoint,
|
|
|
|
.drop_endpoint = xhci_drop_endpoint,
|
2009-07-27 23:03:15 +04:00
|
|
|
.endpoint_reset = xhci_endpoint_reset,
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 06:58:38 +04:00
|
|
|
.check_bandwidth = xhci_check_bandwidth,
|
|
|
|
.reset_bandwidth = xhci_reset_bandwidth,
|
2009-04-28 06:57:38 +04:00
|
|
|
.address_device = xhci_address_device,
|
2009-09-04 21:53:24 +04:00
|
|
|
.update_hub_device = xhci_update_hub_device,
|
2010-10-14 18:22:48 +04:00
|
|
|
.reset_device = xhci_discover_or_reset_device,
|
2009-04-28 06:57:38 +04:00
|
|
|
|
2009-04-28 06:52:28 +04:00
|
|
|
/*
|
|
|
|
* scheduling support
|
|
|
|
*/
|
|
|
|
.get_frame_number = xhci_get_frame,
|
|
|
|
|
2009-04-28 06:57:12 +04:00
|
|
|
/* Root hub support */
|
|
|
|
.hub_control = xhci_hub_control,
|
|
|
|
.hub_status_data = xhci_hub_status_data,
|
2010-10-14 18:23:03 +04:00
|
|
|
.bus_suspend = xhci_bus_suspend,
|
|
|
|
.bus_resume = xhci_bus_resume,
|
2009-04-28 06:52:28 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
/*-------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
/* PCI driver selection metadata; PCI hotplugging uses this */
|
|
|
|
static const struct pci_device_id pci_ids[] = { {
|
|
|
|
/* handle any USB 3.0 xHCI controller */
|
|
|
|
PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
|
|
|
|
.driver_data = (unsigned long) &xhci_pci_hc_driver,
|
|
|
|
},
|
|
|
|
{ /* end: all zeroes */ }
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(pci, pci_ids);
|
|
|
|
|
|
|
|
/* pci driver glue; this is a "new style" PCI driver module */
|
|
|
|
static struct pci_driver xhci_pci_driver = {
|
|
|
|
.name = (char *) hcd_name,
|
|
|
|
.id_table = pci_ids,
|
|
|
|
|
|
|
|
.probe = usb_hcd_pci_probe,
|
|
|
|
.remove = usb_hcd_pci_remove,
|
|
|
|
/* suspend and resume implemented later */
|
|
|
|
|
|
|
|
.shutdown = usb_hcd_pci_shutdown,
|
2010-10-14 18:23:06 +04:00
|
|
|
#ifdef CONFIG_PM_SLEEP
|
|
|
|
.driver = {
|
|
|
|
.pm = &usb_hcd_pci_pm_ops
|
|
|
|
},
|
|
|
|
#endif
|
2009-04-28 06:52:28 +04:00
|
|
|
};
|
|
|
|
|
2010-04-19 19:53:50 +04:00
|
|
|
int xhci_register_pci(void)
|
2009-04-28 06:52:28 +04:00
|
|
|
{
|
|
|
|
return pci_register_driver(&xhci_pci_driver);
|
|
|
|
}
|
|
|
|
|
2010-04-19 19:53:50 +04:00
|
|
|
void xhci_unregister_pci(void)
|
2009-04-28 06:52:28 +04:00
|
|
|
{
|
|
|
|
pci_unregister_driver(&xhci_pci_driver);
|
|
|
|
}
|