2005-04-17 02:20:36 +04:00
|
|
|
/*
|
|
|
|
* linux/drivers/char/amba.c
|
|
|
|
*
|
|
|
|
* Driver for AMBA serial ports
|
|
|
|
*
|
|
|
|
* Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
|
|
|
|
*
|
|
|
|
* Copyright 1999 ARM Limited
|
|
|
|
* Copyright (C) 2000 Deep Blue Solutions Ltd.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
|
*
|
|
|
|
* This is a generic driver for ARM AMBA-type serial ports. They
|
|
|
|
* have a lot of 16550-like features, but are not register compatible.
|
|
|
|
* Note that although they do have CTS, DCD and DSR inputs, they do
|
|
|
|
* not have an RI input, nor do they have DTR or RTS outputs. If
|
|
|
|
* required, these have to be supplied via some other means (eg, GPIO)
|
|
|
|
* and hooked into this driver.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#if defined(CONFIG_SERIAL_AMBA_PL010_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
|
|
|
|
#define SUPPORT_SYSRQ
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/ioport.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/console.h>
|
|
|
|
#include <linux/sysrq.h>
|
|
|
|
#include <linux/device.h>
|
|
|
|
#include <linux/tty.h>
|
|
|
|
#include <linux/tty_flip.h>
|
|
|
|
#include <linux/serial_core.h>
|
|
|
|
#include <linux/serial.h>
|
2006-01-07 16:52:45 +03:00
|
|
|
#include <linux/amba/bus.h>
|
|
|
|
#include <linux/amba/serial.h>
|
2007-04-22 15:30:41 +04:00
|
|
|
#include <linux/clk.h>
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
#include <asm/io.h>
|
|
|
|
|
2006-06-20 22:24:07 +04:00
|
|
|
#define UART_NR 8
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
#define SERIAL_AMBA_MAJOR 204
|
|
|
|
#define SERIAL_AMBA_MINOR 16
|
|
|
|
#define SERIAL_AMBA_NR UART_NR
|
|
|
|
|
|
|
|
#define AMBA_ISR_PASS_LIMIT 256
|
|
|
|
|
|
|
|
#define UART_RX_DATA(s) (((s) & UART01x_FR_RXFE) == 0)
|
|
|
|
#define UART_TX_READY(s) (((s) & UART01x_FR_TXFF) == 0)
|
|
|
|
|
2006-03-27 02:13:39 +04:00
|
|
|
#define UART_DUMMY_RSR_RX 256
|
2005-04-17 02:20:36 +04:00
|
|
|
#define UART_PORT_SIZE 64
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We wrap our port structure around the generic uart_port.
|
|
|
|
*/
|
|
|
|
struct uart_amba_port {
|
|
|
|
struct uart_port port;
|
2007-04-22 15:30:41 +04:00
|
|
|
struct clk *clk;
|
2006-03-27 02:13:39 +04:00
|
|
|
struct amba_device *dev;
|
|
|
|
struct amba_pl010_data *data;
|
2005-04-17 02:20:36 +04:00
|
|
|
unsigned int old_status;
|
|
|
|
};
|
|
|
|
|
2005-08-31 13:12:14 +04:00
|
|
|
static void pl010_stop_tx(struct uart_port *port)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2007-04-22 14:55:59 +04:00
|
|
|
struct uart_amba_port *uap = (struct uart_amba_port *)port;
|
2005-04-17 02:20:36 +04:00
|
|
|
unsigned int cr;
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
cr = readb(uap->port.membase + UART010_CR);
|
2005-04-17 02:20:36 +04:00
|
|
|
cr &= ~UART010_CR_TIE;
|
2007-04-22 14:55:59 +04:00
|
|
|
writel(cr, uap->port.membase + UART010_CR);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2005-08-31 13:12:14 +04:00
|
|
|
static void pl010_start_tx(struct uart_port *port)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2007-04-22 14:55:59 +04:00
|
|
|
struct uart_amba_port *uap = (struct uart_amba_port *)port;
|
2005-04-17 02:20:36 +04:00
|
|
|
unsigned int cr;
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
cr = readb(uap->port.membase + UART010_CR);
|
2005-04-17 02:20:36 +04:00
|
|
|
cr |= UART010_CR_TIE;
|
2007-04-22 14:55:59 +04:00
|
|
|
writel(cr, uap->port.membase + UART010_CR);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static void pl010_stop_rx(struct uart_port *port)
|
|
|
|
{
|
2007-04-22 14:55:59 +04:00
|
|
|
struct uart_amba_port *uap = (struct uart_amba_port *)port;
|
2005-04-17 02:20:36 +04:00
|
|
|
unsigned int cr;
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
cr = readb(uap->port.membase + UART010_CR);
|
2005-04-17 02:20:36 +04:00
|
|
|
cr &= ~(UART010_CR_RIE | UART010_CR_RTIE);
|
2007-04-22 14:55:59 +04:00
|
|
|
writel(cr, uap->port.membase + UART010_CR);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static void pl010_enable_ms(struct uart_port *port)
|
|
|
|
{
|
2007-04-22 14:55:59 +04:00
|
|
|
struct uart_amba_port *uap = (struct uart_amba_port *)port;
|
2005-04-17 02:20:36 +04:00
|
|
|
unsigned int cr;
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
cr = readb(uap->port.membase + UART010_CR);
|
2005-04-17 02:20:36 +04:00
|
|
|
cr |= UART010_CR_MSIE;
|
2007-04-22 14:55:59 +04:00
|
|
|
writel(cr, uap->port.membase + UART010_CR);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
static void pl010_rx_chars(struct uart_amba_port *uap)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2008-07-17 00:54:42 +04:00
|
|
|
struct tty_struct *tty = uap->port.info->port.tty;
|
2005-04-17 02:20:36 +04:00
|
|
|
unsigned int status, ch, flag, rsr, max_count = 256;
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
status = readb(uap->port.membase + UART01x_FR);
|
2005-04-17 02:20:36 +04:00
|
|
|
while (UART_RX_DATA(status) && max_count--) {
|
2007-04-22 14:55:59 +04:00
|
|
|
ch = readb(uap->port.membase + UART01x_DR);
|
2005-04-17 02:20:36 +04:00
|
|
|
flag = TTY_NORMAL;
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
uap->port.icount.rx++;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Note that the error handling code is
|
|
|
|
* out of the main execution path
|
|
|
|
*/
|
2007-04-22 14:55:59 +04:00
|
|
|
rsr = readb(uap->port.membase + UART01x_RSR) | UART_DUMMY_RSR_RX;
|
2005-04-26 18:29:44 +04:00
|
|
|
if (unlikely(rsr & UART01x_RSR_ANY)) {
|
2007-04-22 14:55:59 +04:00
|
|
|
writel(0, uap->port.membase + UART01x_ECR);
|
2006-12-07 07:39:57 +03:00
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
if (rsr & UART01x_RSR_BE) {
|
|
|
|
rsr &= ~(UART01x_RSR_FE | UART01x_RSR_PE);
|
2007-04-22 14:55:59 +04:00
|
|
|
uap->port.icount.brk++;
|
|
|
|
if (uart_handle_break(&uap->port))
|
2005-04-17 02:20:36 +04:00
|
|
|
goto ignore_char;
|
|
|
|
} else if (rsr & UART01x_RSR_PE)
|
2007-04-22 14:55:59 +04:00
|
|
|
uap->port.icount.parity++;
|
2005-04-17 02:20:36 +04:00
|
|
|
else if (rsr & UART01x_RSR_FE)
|
2007-04-22 14:55:59 +04:00
|
|
|
uap->port.icount.frame++;
|
2005-04-17 02:20:36 +04:00
|
|
|
if (rsr & UART01x_RSR_OE)
|
2007-04-22 14:55:59 +04:00
|
|
|
uap->port.icount.overrun++;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
rsr &= uap->port.read_status_mask;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
if (rsr & UART01x_RSR_BE)
|
|
|
|
flag = TTY_BREAK;
|
|
|
|
else if (rsr & UART01x_RSR_PE)
|
|
|
|
flag = TTY_PARITY;
|
|
|
|
else if (rsr & UART01x_RSR_FE)
|
|
|
|
flag = TTY_FRAME;
|
|
|
|
}
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
if (uart_handle_sysrq_char(&uap->port, ch))
|
2005-04-17 02:20:36 +04:00
|
|
|
goto ignore_char;
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
uart_insert_char(&uap->port, rsr, UART01x_RSR_OE, ch, flag);
|
2005-05-10 02:21:59 +04:00
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
ignore_char:
|
2007-04-22 14:55:59 +04:00
|
|
|
status = readb(uap->port.membase + UART01x_FR);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
2007-06-05 22:39:49 +04:00
|
|
|
spin_unlock(&uap->port.lock);
|
2005-04-17 02:20:36 +04:00
|
|
|
tty_flip_buffer_push(tty);
|
2007-06-05 22:39:49 +04:00
|
|
|
spin_lock(&uap->port.lock);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
static void pl010_tx_chars(struct uart_amba_port *uap)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2007-04-22 14:55:59 +04:00
|
|
|
struct circ_buf *xmit = &uap->port.info->xmit;
|
2005-04-17 02:20:36 +04:00
|
|
|
int count;
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
if (uap->port.x_char) {
|
|
|
|
writel(uap->port.x_char, uap->port.membase + UART01x_DR);
|
|
|
|
uap->port.icount.tx++;
|
|
|
|
uap->port.x_char = 0;
|
2005-04-17 02:20:36 +04:00
|
|
|
return;
|
|
|
|
}
|
2007-04-22 14:55:59 +04:00
|
|
|
if (uart_circ_empty(xmit) || uart_tx_stopped(&uap->port)) {
|
|
|
|
pl010_stop_tx(&uap->port);
|
2005-04-17 02:20:36 +04:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
count = uap->port.fifosize >> 1;
|
2005-04-17 02:20:36 +04:00
|
|
|
do {
|
2007-04-22 14:55:59 +04:00
|
|
|
writel(xmit->buf[xmit->tail], uap->port.membase + UART01x_DR);
|
2005-04-17 02:20:36 +04:00
|
|
|
xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
|
2007-04-22 14:55:59 +04:00
|
|
|
uap->port.icount.tx++;
|
2005-04-17 02:20:36 +04:00
|
|
|
if (uart_circ_empty(xmit))
|
|
|
|
break;
|
|
|
|
} while (--count > 0);
|
|
|
|
|
|
|
|
if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
|
2007-04-22 14:55:59 +04:00
|
|
|
uart_write_wakeup(&uap->port);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
if (uart_circ_empty(xmit))
|
2007-04-22 14:55:59 +04:00
|
|
|
pl010_stop_tx(&uap->port);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
static void pl010_modem_status(struct uart_amba_port *uap)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
|
|
|
unsigned int status, delta;
|
|
|
|
|
2006-03-26 00:30:11 +03:00
|
|
|
writel(0, uap->port.membase + UART010_ICR);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2006-03-26 00:30:11 +03:00
|
|
|
status = readb(uap->port.membase + UART01x_FR) & UART01x_FR_MODEM_ANY;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
delta = status ^ uap->old_status;
|
|
|
|
uap->old_status = status;
|
|
|
|
|
|
|
|
if (!delta)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (delta & UART01x_FR_DCD)
|
|
|
|
uart_handle_dcd_change(&uap->port, status & UART01x_FR_DCD);
|
|
|
|
|
|
|
|
if (delta & UART01x_FR_DSR)
|
|
|
|
uap->port.icount.dsr++;
|
|
|
|
|
|
|
|
if (delta & UART01x_FR_CTS)
|
|
|
|
uart_handle_cts_change(&uap->port, status & UART01x_FR_CTS);
|
|
|
|
|
|
|
|
wake_up_interruptible(&uap->port.info->delta_msr_wait);
|
|
|
|
}
|
|
|
|
|
IRQ: Maintain regs pointer globally rather than passing to IRQ handlers
Maintain a per-CPU global "struct pt_regs *" variable which can be used instead
of passing regs around manually through all ~1800 interrupt handlers in the
Linux kernel.
The regs pointer is used in few places, but it potentially costs both stack
space and code to pass it around. On the FRV arch, removing the regs parameter
from all the genirq function results in a 20% speed up of the IRQ exit path
(ie: from leaving timer_interrupt() to leaving do_IRQ()).
Where appropriate, an arch may override the generic storage facility and do
something different with the variable. On FRV, for instance, the address is
maintained in GR28 at all times inside the kernel as part of general exception
handling.
Having looked over the code, it appears that the parameter may be handed down
through up to twenty or so layers of functions. Consider a USB character
device attached to a USB hub, attached to a USB controller that posts its
interrupts through a cascaded auxiliary interrupt controller. A character
device driver may want to pass regs to the sysrq handler through the input
layer which adds another few layers of parameter passing.
I've build this code with allyesconfig for x86_64 and i386. I've runtested the
main part of the code on FRV and i386, though I can't test most of the drivers.
I've also done partial conversion for powerpc and MIPS - these at least compile
with minimal configurations.
This will affect all archs. Mostly the changes should be relatively easy.
Take do_IRQ(), store the regs pointer at the beginning, saving the old one:
struct pt_regs *old_regs = set_irq_regs(regs);
And put the old one back at the end:
set_irq_regs(old_regs);
Don't pass regs through to generic_handle_irq() or __do_IRQ().
In timer_interrupt(), this sort of change will be necessary:
- update_process_times(user_mode(regs));
- profile_tick(CPU_PROFILING, regs);
+ update_process_times(user_mode(get_irq_regs()));
+ profile_tick(CPU_PROFILING);
I'd like to move update_process_times()'s use of get_irq_regs() into itself,
except that i386, alone of the archs, uses something other than user_mode().
Some notes on the interrupt handling in the drivers:
(*) input_dev() is now gone entirely. The regs pointer is no longer stored in
the input_dev struct.
(*) finish_unlinks() in drivers/usb/host/ohci-q.c needs checking. It does
something different depending on whether it's been supplied with a regs
pointer or not.
(*) Various IRQ handler function pointers have been moved to type
irq_handler_t.
Signed-Off-By: David Howells <dhowells@redhat.com>
(cherry picked from 1b16e7ac850969f38b375e511e3fa2f474a33867 commit)
2006-10-05 17:55:46 +04:00
|
|
|
static irqreturn_t pl010_int(int irq, void *dev_id)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2007-04-22 14:55:59 +04:00
|
|
|
struct uart_amba_port *uap = dev_id;
|
2005-04-17 02:20:36 +04:00
|
|
|
unsigned int status, pass_counter = AMBA_ISR_PASS_LIMIT;
|
|
|
|
int handled = 0;
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
spin_lock(&uap->port.lock);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
status = readb(uap->port.membase + UART010_IIR);
|
2005-04-17 02:20:36 +04:00
|
|
|
if (status) {
|
|
|
|
do {
|
|
|
|
if (status & (UART010_IIR_RTIS | UART010_IIR_RIS))
|
2007-04-22 14:55:59 +04:00
|
|
|
pl010_rx_chars(uap);
|
2005-04-17 02:20:36 +04:00
|
|
|
if (status & UART010_IIR_MIS)
|
2007-04-22 14:55:59 +04:00
|
|
|
pl010_modem_status(uap);
|
2005-04-17 02:20:36 +04:00
|
|
|
if (status & UART010_IIR_TIS)
|
2007-04-22 14:55:59 +04:00
|
|
|
pl010_tx_chars(uap);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
if (pass_counter-- == 0)
|
|
|
|
break;
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
status = readb(uap->port.membase + UART010_IIR);
|
2005-04-17 02:20:36 +04:00
|
|
|
} while (status & (UART010_IIR_RTIS | UART010_IIR_RIS |
|
|
|
|
UART010_IIR_TIS));
|
|
|
|
handled = 1;
|
|
|
|
}
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
spin_unlock(&uap->port.lock);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
return IRQ_RETVAL(handled);
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned int pl010_tx_empty(struct uart_port *port)
|
|
|
|
{
|
2007-04-22 14:55:59 +04:00
|
|
|
struct uart_amba_port *uap = (struct uart_amba_port *)port;
|
|
|
|
unsigned int status = readb(uap->port.membase + UART01x_FR);
|
|
|
|
return status & UART01x_FR_BUSY ? 0 : TIOCSER_TEMT;
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned int pl010_get_mctrl(struct uart_port *port)
|
|
|
|
{
|
2007-04-22 14:55:59 +04:00
|
|
|
struct uart_amba_port *uap = (struct uart_amba_port *)port;
|
2005-04-17 02:20:36 +04:00
|
|
|
unsigned int result = 0;
|
|
|
|
unsigned int status;
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
status = readb(uap->port.membase + UART01x_FR);
|
2005-04-17 02:20:36 +04:00
|
|
|
if (status & UART01x_FR_DCD)
|
|
|
|
result |= TIOCM_CAR;
|
|
|
|
if (status & UART01x_FR_DSR)
|
|
|
|
result |= TIOCM_DSR;
|
|
|
|
if (status & UART01x_FR_CTS)
|
|
|
|
result |= TIOCM_CTS;
|
|
|
|
|
|
|
|
return result;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void pl010_set_mctrl(struct uart_port *port, unsigned int mctrl)
|
|
|
|
{
|
|
|
|
struct uart_amba_port *uap = (struct uart_amba_port *)port;
|
|
|
|
|
2006-03-27 02:13:39 +04:00
|
|
|
if (uap->data)
|
|
|
|
uap->data->set_mctrl(uap->dev, uap->port.membase, mctrl);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static void pl010_break_ctl(struct uart_port *port, int break_state)
|
|
|
|
{
|
2007-04-22 14:55:59 +04:00
|
|
|
struct uart_amba_port *uap = (struct uart_amba_port *)port;
|
2005-04-17 02:20:36 +04:00
|
|
|
unsigned long flags;
|
|
|
|
unsigned int lcr_h;
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
spin_lock_irqsave(&uap->port.lock, flags);
|
|
|
|
lcr_h = readb(uap->port.membase + UART010_LCRH);
|
2005-04-17 02:20:36 +04:00
|
|
|
if (break_state == -1)
|
|
|
|
lcr_h |= UART01x_LCRH_BRK;
|
|
|
|
else
|
|
|
|
lcr_h &= ~UART01x_LCRH_BRK;
|
2007-04-22 14:55:59 +04:00
|
|
|
writel(lcr_h, uap->port.membase + UART010_LCRH);
|
|
|
|
spin_unlock_irqrestore(&uap->port.lock, flags);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static int pl010_startup(struct uart_port *port)
|
|
|
|
{
|
|
|
|
struct uart_amba_port *uap = (struct uart_amba_port *)port;
|
|
|
|
int retval;
|
|
|
|
|
2007-04-22 15:30:41 +04:00
|
|
|
/*
|
|
|
|
* Try to enable the clock producer.
|
|
|
|
*/
|
|
|
|
retval = clk_enable(uap->clk);
|
|
|
|
if (retval)
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
uap->port.uartclk = clk_get_rate(uap->clk);
|
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
/*
|
|
|
|
* Allocate the IRQ
|
|
|
|
*/
|
2007-04-22 14:55:59 +04:00
|
|
|
retval = request_irq(uap->port.irq, pl010_int, 0, "uart-pl010", uap);
|
2005-04-17 02:20:36 +04:00
|
|
|
if (retval)
|
2007-04-22 15:30:41 +04:00
|
|
|
goto clk_dis;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* initialise the old status of the modem signals
|
|
|
|
*/
|
2007-04-22 14:55:59 +04:00
|
|
|
uap->old_status = readb(uap->port.membase + UART01x_FR) & UART01x_FR_MODEM_ANY;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Finally, enable interrupts
|
|
|
|
*/
|
2006-03-26 00:30:11 +03:00
|
|
|
writel(UART01x_CR_UARTEN | UART010_CR_RIE | UART010_CR_RTIE,
|
2007-04-22 14:55:59 +04:00
|
|
|
uap->port.membase + UART010_CR);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
return 0;
|
2007-04-22 15:30:41 +04:00
|
|
|
|
|
|
|
clk_dis:
|
|
|
|
clk_disable(uap->clk);
|
|
|
|
out:
|
|
|
|
return retval;
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static void pl010_shutdown(struct uart_port *port)
|
|
|
|
{
|
2007-04-22 14:55:59 +04:00
|
|
|
struct uart_amba_port *uap = (struct uart_amba_port *)port;
|
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
/*
|
|
|
|
* Free the interrupt
|
|
|
|
*/
|
2007-04-22 14:55:59 +04:00
|
|
|
free_irq(uap->port.irq, uap);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* disable all interrupts, disable the port
|
|
|
|
*/
|
2007-04-22 14:55:59 +04:00
|
|
|
writel(0, uap->port.membase + UART010_CR);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
/* disable break condition and fifos */
|
2007-04-22 14:55:59 +04:00
|
|
|
writel(readb(uap->port.membase + UART010_LCRH) &
|
2006-03-26 00:30:11 +03:00
|
|
|
~(UART01x_LCRH_BRK | UART01x_LCRH_FEN),
|
2007-04-22 14:55:59 +04:00
|
|
|
uap->port.membase + UART010_LCRH);
|
2007-04-22 15:30:41 +04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Shut down the clock producer
|
|
|
|
*/
|
|
|
|
clk_disable(uap->clk);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2006-12-08 13:38:45 +03:00
|
|
|
pl010_set_termios(struct uart_port *port, struct ktermios *termios,
|
|
|
|
struct ktermios *old)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2007-04-22 14:55:59 +04:00
|
|
|
struct uart_amba_port *uap = (struct uart_amba_port *)port;
|
2005-04-17 02:20:36 +04:00
|
|
|
unsigned int lcr_h, old_cr;
|
|
|
|
unsigned long flags;
|
|
|
|
unsigned int baud, quot;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Ask the core to calculate the divisor for us.
|
|
|
|
*/
|
2007-04-22 14:55:59 +04:00
|
|
|
baud = uart_get_baud_rate(port, termios, old, 0, uap->port.uartclk/16);
|
2005-04-17 02:20:36 +04:00
|
|
|
quot = uart_get_divisor(port, baud);
|
|
|
|
|
|
|
|
switch (termios->c_cflag & CSIZE) {
|
|
|
|
case CS5:
|
|
|
|
lcr_h = UART01x_LCRH_WLEN_5;
|
|
|
|
break;
|
|
|
|
case CS6:
|
|
|
|
lcr_h = UART01x_LCRH_WLEN_6;
|
|
|
|
break;
|
|
|
|
case CS7:
|
|
|
|
lcr_h = UART01x_LCRH_WLEN_7;
|
|
|
|
break;
|
|
|
|
default: // CS8
|
|
|
|
lcr_h = UART01x_LCRH_WLEN_8;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (termios->c_cflag & CSTOPB)
|
|
|
|
lcr_h |= UART01x_LCRH_STP2;
|
|
|
|
if (termios->c_cflag & PARENB) {
|
|
|
|
lcr_h |= UART01x_LCRH_PEN;
|
|
|
|
if (!(termios->c_cflag & PARODD))
|
|
|
|
lcr_h |= UART01x_LCRH_EPS;
|
|
|
|
}
|
2007-04-22 14:55:59 +04:00
|
|
|
if (uap->port.fifosize > 1)
|
2005-04-17 02:20:36 +04:00
|
|
|
lcr_h |= UART01x_LCRH_FEN;
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
spin_lock_irqsave(&uap->port.lock, flags);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Update the per-port timeout.
|
|
|
|
*/
|
|
|
|
uart_update_timeout(port, termios->c_cflag, baud);
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
uap->port.read_status_mask = UART01x_RSR_OE;
|
2005-04-17 02:20:36 +04:00
|
|
|
if (termios->c_iflag & INPCK)
|
2007-04-22 14:55:59 +04:00
|
|
|
uap->port.read_status_mask |= UART01x_RSR_FE | UART01x_RSR_PE;
|
2005-04-17 02:20:36 +04:00
|
|
|
if (termios->c_iflag & (BRKINT | PARMRK))
|
2007-04-22 14:55:59 +04:00
|
|
|
uap->port.read_status_mask |= UART01x_RSR_BE;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Characters to ignore
|
|
|
|
*/
|
2007-04-22 14:55:59 +04:00
|
|
|
uap->port.ignore_status_mask = 0;
|
2005-04-17 02:20:36 +04:00
|
|
|
if (termios->c_iflag & IGNPAR)
|
2007-04-22 14:55:59 +04:00
|
|
|
uap->port.ignore_status_mask |= UART01x_RSR_FE | UART01x_RSR_PE;
|
2005-04-17 02:20:36 +04:00
|
|
|
if (termios->c_iflag & IGNBRK) {
|
2007-04-22 14:55:59 +04:00
|
|
|
uap->port.ignore_status_mask |= UART01x_RSR_BE;
|
2005-04-17 02:20:36 +04:00
|
|
|
/*
|
|
|
|
* If we're ignoring parity and break indicators,
|
|
|
|
* ignore overruns too (for real raw support).
|
|
|
|
*/
|
|
|
|
if (termios->c_iflag & IGNPAR)
|
2007-04-22 14:55:59 +04:00
|
|
|
uap->port.ignore_status_mask |= UART01x_RSR_OE;
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Ignore all characters if CREAD is not set.
|
|
|
|
*/
|
|
|
|
if ((termios->c_cflag & CREAD) == 0)
|
2007-04-22 14:55:59 +04:00
|
|
|
uap->port.ignore_status_mask |= UART_DUMMY_RSR_RX;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
/* first, disable everything */
|
2007-04-22 14:55:59 +04:00
|
|
|
old_cr = readb(uap->port.membase + UART010_CR) & ~UART010_CR_MSIE;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
if (UART_ENABLE_MS(port, termios->c_cflag))
|
|
|
|
old_cr |= UART010_CR_MSIE;
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
writel(0, uap->port.membase + UART010_CR);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
/* Set baud rate */
|
|
|
|
quot -= 1;
|
2007-04-22 14:55:59 +04:00
|
|
|
writel((quot & 0xf00) >> 8, uap->port.membase + UART010_LCRM);
|
|
|
|
writel(quot & 0xff, uap->port.membase + UART010_LCRL);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* ----------v----------v----------v----------v-----
|
|
|
|
* NOTE: MUST BE WRITTEN AFTER UARTLCR_M & UARTLCR_L
|
|
|
|
* ----------^----------^----------^----------^-----
|
|
|
|
*/
|
2007-04-22 14:55:59 +04:00
|
|
|
writel(lcr_h, uap->port.membase + UART010_LCRH);
|
|
|
|
writel(old_cr, uap->port.membase + UART010_CR);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
spin_unlock_irqrestore(&uap->port.lock, flags);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static const char *pl010_type(struct uart_port *port)
|
|
|
|
{
|
|
|
|
return port->type == PORT_AMBA ? "AMBA" : NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Release the memory region(s) being used by 'port'
|
|
|
|
*/
|
|
|
|
static void pl010_release_port(struct uart_port *port)
|
|
|
|
{
|
|
|
|
release_mem_region(port->mapbase, UART_PORT_SIZE);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Request the memory region(s) being used by 'port'
|
|
|
|
*/
|
|
|
|
static int pl010_request_port(struct uart_port *port)
|
|
|
|
{
|
|
|
|
return request_mem_region(port->mapbase, UART_PORT_SIZE, "uart-pl010")
|
|
|
|
!= NULL ? 0 : -EBUSY;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Configure/autoconfigure the port.
|
|
|
|
*/
|
|
|
|
static void pl010_config_port(struct uart_port *port, int flags)
|
|
|
|
{
|
|
|
|
if (flags & UART_CONFIG_TYPE) {
|
|
|
|
port->type = PORT_AMBA;
|
|
|
|
pl010_request_port(port);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* verify the new serial_struct (for TIOCSSERIAL).
|
|
|
|
*/
|
|
|
|
static int pl010_verify_port(struct uart_port *port, struct serial_struct *ser)
|
|
|
|
{
|
|
|
|
int ret = 0;
|
|
|
|
if (ser->type != PORT_UNKNOWN && ser->type != PORT_AMBA)
|
|
|
|
ret = -EINVAL;
|
2008-08-20 07:49:55 +04:00
|
|
|
if (ser->irq < 0 || ser->irq >= nr_irqs)
|
2005-04-17 02:20:36 +04:00
|
|
|
ret = -EINVAL;
|
|
|
|
if (ser->baud_base < 9600)
|
|
|
|
ret = -EINVAL;
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct uart_ops amba_pl010_pops = {
|
|
|
|
.tx_empty = pl010_tx_empty,
|
|
|
|
.set_mctrl = pl010_set_mctrl,
|
|
|
|
.get_mctrl = pl010_get_mctrl,
|
|
|
|
.stop_tx = pl010_stop_tx,
|
|
|
|
.start_tx = pl010_start_tx,
|
|
|
|
.stop_rx = pl010_stop_rx,
|
|
|
|
.enable_ms = pl010_enable_ms,
|
|
|
|
.break_ctl = pl010_break_ctl,
|
|
|
|
.startup = pl010_startup,
|
|
|
|
.shutdown = pl010_shutdown,
|
|
|
|
.set_termios = pl010_set_termios,
|
|
|
|
.type = pl010_type,
|
|
|
|
.release_port = pl010_release_port,
|
|
|
|
.request_port = pl010_request_port,
|
|
|
|
.config_port = pl010_config_port,
|
|
|
|
.verify_port = pl010_verify_port,
|
|
|
|
};
|
|
|
|
|
2006-03-27 02:13:39 +04:00
|
|
|
static struct uart_amba_port *amba_ports[UART_NR];
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
#ifdef CONFIG_SERIAL_AMBA_PL010_CONSOLE
|
|
|
|
|
2006-03-20 23:00:09 +03:00
|
|
|
static void pl010_console_putchar(struct uart_port *port, int ch)
|
|
|
|
{
|
2007-04-22 14:55:59 +04:00
|
|
|
struct uart_amba_port *uap = (struct uart_amba_port *)port;
|
2006-03-26 00:30:11 +03:00
|
|
|
unsigned int status;
|
|
|
|
|
|
|
|
do {
|
2007-04-22 14:55:59 +04:00
|
|
|
status = readb(uap->port.membase + UART01x_FR);
|
2006-03-20 23:00:09 +03:00
|
|
|
barrier();
|
2006-03-26 00:30:11 +03:00
|
|
|
} while (!UART_TX_READY(status));
|
2007-04-22 14:55:59 +04:00
|
|
|
writel(ch, uap->port.membase + UART01x_DR);
|
2006-03-20 23:00:09 +03:00
|
|
|
}
|
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
static void
|
|
|
|
pl010_console_write(struct console *co, const char *s, unsigned int count)
|
|
|
|
{
|
2007-04-22 14:55:59 +04:00
|
|
|
struct uart_amba_port *uap = amba_ports[co->index];
|
2005-04-17 02:20:36 +04:00
|
|
|
unsigned int status, old_cr;
|
|
|
|
|
2007-04-22 15:30:41 +04:00
|
|
|
clk_enable(uap->clk);
|
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
/*
|
|
|
|
* First save the CR then disable the interrupts
|
|
|
|
*/
|
2007-04-22 14:55:59 +04:00
|
|
|
old_cr = readb(uap->port.membase + UART010_CR);
|
|
|
|
writel(UART01x_CR_UARTEN, uap->port.membase + UART010_CR);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
uart_console_write(&uap->port, s, count, pl010_console_putchar);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Finally, wait for transmitter to become empty
|
|
|
|
* and restore the TCR
|
|
|
|
*/
|
|
|
|
do {
|
2007-04-22 14:55:59 +04:00
|
|
|
status = readb(uap->port.membase + UART01x_FR);
|
2006-03-26 00:30:11 +03:00
|
|
|
barrier();
|
2005-04-17 02:20:36 +04:00
|
|
|
} while (status & UART01x_FR_BUSY);
|
2007-04-22 14:55:59 +04:00
|
|
|
writel(old_cr, uap->port.membase + UART010_CR);
|
2007-04-22 15:30:41 +04:00
|
|
|
|
|
|
|
clk_disable(uap->clk);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static void __init
|
2007-04-22 14:55:59 +04:00
|
|
|
pl010_console_get_options(struct uart_amba_port *uap, int *baud,
|
2005-04-17 02:20:36 +04:00
|
|
|
int *parity, int *bits)
|
|
|
|
{
|
2007-04-22 14:55:59 +04:00
|
|
|
if (readb(uap->port.membase + UART010_CR) & UART01x_CR_UARTEN) {
|
2005-04-17 02:20:36 +04:00
|
|
|
unsigned int lcr_h, quot;
|
2007-04-22 14:55:59 +04:00
|
|
|
lcr_h = readb(uap->port.membase + UART010_LCRH);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
*parity = 'n';
|
|
|
|
if (lcr_h & UART01x_LCRH_PEN) {
|
|
|
|
if (lcr_h & UART01x_LCRH_EPS)
|
|
|
|
*parity = 'e';
|
|
|
|
else
|
|
|
|
*parity = 'o';
|
|
|
|
}
|
|
|
|
|
|
|
|
if ((lcr_h & 0x60) == UART01x_LCRH_WLEN_7)
|
|
|
|
*bits = 7;
|
|
|
|
else
|
|
|
|
*bits = 8;
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
quot = readb(uap->port.membase + UART010_LCRL) |
|
|
|
|
readb(uap->port.membase + UART010_LCRM) << 8;
|
|
|
|
*baud = uap->port.uartclk / (16 * (quot + 1));
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __init pl010_console_setup(struct console *co, char *options)
|
|
|
|
{
|
2007-04-22 14:55:59 +04:00
|
|
|
struct uart_amba_port *uap;
|
2005-04-17 02:20:36 +04:00
|
|
|
int baud = 38400;
|
|
|
|
int bits = 8;
|
|
|
|
int parity = 'n';
|
|
|
|
int flow = 'n';
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Check whether an invalid uart number has been specified, and
|
|
|
|
* if so, search for the first available port that does have
|
|
|
|
* console support.
|
|
|
|
*/
|
|
|
|
if (co->index >= UART_NR)
|
|
|
|
co->index = 0;
|
2007-04-22 14:55:59 +04:00
|
|
|
uap = amba_ports[co->index];
|
|
|
|
if (!uap)
|
2007-01-22 21:59:42 +03:00
|
|
|
return -ENODEV;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2007-04-22 15:30:41 +04:00
|
|
|
uap->port.uartclk = clk_get_rate(uap->clk);
|
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
if (options)
|
|
|
|
uart_parse_options(options, &baud, &parity, &bits, &flow);
|
|
|
|
else
|
2007-04-22 14:55:59 +04:00
|
|
|
pl010_console_get_options(uap, &baud, &parity, &bits);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
return uart_set_options(&uap->port, co, baud, parity, bits, flow);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2005-09-15 01:36:03 +04:00
|
|
|
static struct uart_driver amba_reg;
|
2005-04-17 02:20:36 +04:00
|
|
|
static struct console amba_console = {
|
|
|
|
.name = "ttyAM",
|
|
|
|
.write = pl010_console_write,
|
|
|
|
.device = uart_console_device,
|
|
|
|
.setup = pl010_console_setup,
|
|
|
|
.flags = CON_PRINTBUFFER,
|
|
|
|
.index = -1,
|
|
|
|
.data = &amba_reg,
|
|
|
|
};
|
|
|
|
|
|
|
|
#define AMBA_CONSOLE &amba_console
|
|
|
|
#else
|
|
|
|
#define AMBA_CONSOLE NULL
|
|
|
|
#endif
|
|
|
|
|
|
|
|
static struct uart_driver amba_reg = {
|
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.driver_name = "ttyAM",
|
|
|
|
.dev_name = "ttyAM",
|
|
|
|
.major = SERIAL_AMBA_MAJOR,
|
|
|
|
.minor = SERIAL_AMBA_MINOR,
|
|
|
|
.nr = UART_NR,
|
|
|
|
.cons = AMBA_CONSOLE,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int pl010_probe(struct amba_device *dev, void *id)
|
|
|
|
{
|
2007-04-22 14:55:59 +04:00
|
|
|
struct uart_amba_port *uap;
|
2006-03-27 02:13:39 +04:00
|
|
|
void __iomem *base;
|
|
|
|
int i, ret;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2006-03-27 02:13:39 +04:00
|
|
|
for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
|
|
|
|
if (amba_ports[i] == NULL)
|
|
|
|
break;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2006-03-27 02:13:39 +04:00
|
|
|
if (i == ARRAY_SIZE(amba_ports)) {
|
|
|
|
ret = -EBUSY;
|
|
|
|
goto out;
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
uap = kzalloc(sizeof(struct uart_amba_port), GFP_KERNEL);
|
|
|
|
if (!uap) {
|
2006-03-27 02:13:39 +04:00
|
|
|
ret = -ENOMEM;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
base = ioremap(dev->res.start, PAGE_SIZE);
|
|
|
|
if (!base) {
|
|
|
|
ret = -ENOMEM;
|
|
|
|
goto free;
|
|
|
|
}
|
|
|
|
|
2007-04-22 15:30:41 +04:00
|
|
|
uap->clk = clk_get(&dev->dev, "UARTCLK");
|
|
|
|
if (IS_ERR(uap->clk)) {
|
|
|
|
ret = PTR_ERR(uap->clk);
|
|
|
|
goto unmap;
|
|
|
|
}
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
uap->port.dev = &dev->dev;
|
|
|
|
uap->port.mapbase = dev->res.start;
|
|
|
|
uap->port.membase = base;
|
|
|
|
uap->port.iotype = UPIO_MEM;
|
|
|
|
uap->port.irq = dev->irq[0];
|
|
|
|
uap->port.fifosize = 16;
|
|
|
|
uap->port.ops = &amba_pl010_pops;
|
|
|
|
uap->port.flags = UPF_BOOT_AUTOCONF;
|
|
|
|
uap->port.line = i;
|
|
|
|
uap->dev = dev;
|
|
|
|
uap->data = dev->dev.platform_data;
|
|
|
|
|
|
|
|
amba_ports[i] = uap;
|
|
|
|
|
|
|
|
amba_set_drvdata(dev, uap);
|
|
|
|
ret = uart_add_one_port(&amba_reg, &uap->port);
|
2006-03-27 02:13:39 +04:00
|
|
|
if (ret) {
|
|
|
|
amba_set_drvdata(dev, NULL);
|
|
|
|
amba_ports[i] = NULL;
|
2007-04-22 15:30:41 +04:00
|
|
|
clk_put(uap->clk);
|
|
|
|
unmap:
|
2006-03-27 02:13:39 +04:00
|
|
|
iounmap(base);
|
|
|
|
free:
|
2007-04-22 14:55:59 +04:00
|
|
|
kfree(uap);
|
2006-03-27 02:13:39 +04:00
|
|
|
}
|
|
|
|
out:
|
|
|
|
return ret;
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static int pl010_remove(struct amba_device *dev)
|
|
|
|
{
|
2007-04-22 14:55:59 +04:00
|
|
|
struct uart_amba_port *uap = amba_get_drvdata(dev);
|
2006-03-27 02:13:39 +04:00
|
|
|
int i;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
amba_set_drvdata(dev, NULL);
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
uart_remove_one_port(&amba_reg, &uap->port);
|
2006-03-27 02:13:39 +04:00
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
|
2007-04-22 14:55:59 +04:00
|
|
|
if (amba_ports[i] == uap)
|
2006-03-27 02:13:39 +04:00
|
|
|
amba_ports[i] = NULL;
|
|
|
|
|
2007-04-22 14:55:59 +04:00
|
|
|
iounmap(uap->port.membase);
|
2007-04-22 15:30:41 +04:00
|
|
|
clk_put(uap->clk);
|
2007-04-22 14:55:59 +04:00
|
|
|
kfree(uap);
|
2005-04-17 02:20:36 +04:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-04-17 02:25:35 +04:00
|
|
|
static int pl010_suspend(struct amba_device *dev, pm_message_t state)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
|
|
|
struct uart_amba_port *uap = amba_get_drvdata(dev);
|
|
|
|
|
|
|
|
if (uap)
|
|
|
|
uart_suspend_port(&amba_reg, &uap->port);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int pl010_resume(struct amba_device *dev)
|
|
|
|
{
|
|
|
|
struct uart_amba_port *uap = amba_get_drvdata(dev);
|
|
|
|
|
|
|
|
if (uap)
|
|
|
|
uart_resume_port(&amba_reg, &uap->port);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct amba_id pl010_ids[] __initdata = {
|
|
|
|
{
|
|
|
|
.id = 0x00041010,
|
|
|
|
.mask = 0x000fffff,
|
|
|
|
},
|
|
|
|
{ 0, 0 },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct amba_driver pl010_driver = {
|
|
|
|
.drv = {
|
|
|
|
.name = "uart-pl010",
|
|
|
|
},
|
|
|
|
.id_table = pl010_ids,
|
|
|
|
.probe = pl010_probe,
|
|
|
|
.remove = pl010_remove,
|
|
|
|
.suspend = pl010_suspend,
|
|
|
|
.resume = pl010_resume,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int __init pl010_init(void)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
2008-07-17 00:53:31 +04:00
|
|
|
printk(KERN_INFO "Serial: AMBA driver\n");
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
ret = uart_register_driver(&amba_reg);
|
|
|
|
if (ret == 0) {
|
|
|
|
ret = amba_driver_register(&pl010_driver);
|
|
|
|
if (ret)
|
|
|
|
uart_unregister_driver(&amba_reg);
|
|
|
|
}
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __exit pl010_exit(void)
|
|
|
|
{
|
|
|
|
amba_driver_unregister(&pl010_driver);
|
|
|
|
uart_unregister_driver(&amba_reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
module_init(pl010_init);
|
|
|
|
module_exit(pl010_exit);
|
|
|
|
|
|
|
|
MODULE_AUTHOR("ARM Ltd/Deep Blue Solutions Ltd");
|
2008-07-17 00:53:31 +04:00
|
|
|
MODULE_DESCRIPTION("ARM AMBA serial port driver");
|
2005-04-17 02:20:36 +04:00
|
|
|
MODULE_LICENSE("GPL");
|