2005-04-17 02:20:36 +04:00
|
|
|
/*
|
|
|
|
* linux/arch/mips/dec/ioasic-irq.c
|
|
|
|
*
|
|
|
|
* DEC I/O ASIC interrupts.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2002, 2003 Maciej W. Rozycki
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License
|
|
|
|
* as published by the Free Software Foundation; either version
|
|
|
|
* 2 of the License, or (at your option) any later version.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/irq.h>
|
|
|
|
#include <linux/types.h>
|
|
|
|
|
|
|
|
#include <asm/dec/ioasic.h>
|
|
|
|
#include <asm/dec/ioasic_addrs.h>
|
|
|
|
#include <asm/dec/ioasic_ints.h>
|
|
|
|
|
|
|
|
|
|
|
|
static int ioasic_irq_base;
|
|
|
|
|
|
|
|
|
|
|
|
static inline void unmask_ioasic_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
u32 simr;
|
|
|
|
|
|
|
|
simr = ioasic_read(IO_REG_SIMR);
|
|
|
|
simr |= (1 << (irq - ioasic_irq_base));
|
|
|
|
ioasic_write(IO_REG_SIMR, simr);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void mask_ioasic_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
u32 simr;
|
|
|
|
|
|
|
|
simr = ioasic_read(IO_REG_SIMR);
|
|
|
|
simr &= ~(1 << (irq - ioasic_irq_base));
|
|
|
|
ioasic_write(IO_REG_SIMR, simr);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void clear_ioasic_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
u32 sir;
|
|
|
|
|
|
|
|
sir = ~(1 << (irq - ioasic_irq_base));
|
|
|
|
ioasic_write(IO_REG_SIR, sir);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void ack_ioasic_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
mask_ioasic_irq(irq);
|
|
|
|
fast_iob();
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void end_ioasic_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
|
2006-11-01 20:08:36 +03:00
|
|
|
unmask_ioasic_irq(irq);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2006-07-02 17:41:42 +04:00
|
|
|
static struct irq_chip ioasic_irq_type = {
|
2007-01-14 18:07:25 +03:00
|
|
|
.name = "IO-ASIC",
|
2005-04-17 02:20:36 +04:00
|
|
|
.ack = ack_ioasic_irq,
|
2006-11-01 20:08:36 +03:00
|
|
|
.mask = mask_ioasic_irq,
|
|
|
|
.mask_ack = ack_ioasic_irq,
|
|
|
|
.unmask = unmask_ioasic_irq,
|
2005-04-17 02:20:36 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
|
2006-11-01 20:08:36 +03:00
|
|
|
#define unmask_ioasic_dma_irq unmask_ioasic_irq
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2006-11-01 20:08:36 +03:00
|
|
|
#define mask_ioasic_dma_irq mask_ioasic_irq
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
#define ack_ioasic_dma_irq ack_ioasic_irq
|
|
|
|
|
|
|
|
static inline void end_ioasic_dma_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
clear_ioasic_irq(irq);
|
|
|
|
fast_iob();
|
|
|
|
end_ioasic_irq(irq);
|
|
|
|
}
|
|
|
|
|
2006-07-02 17:41:42 +04:00
|
|
|
static struct irq_chip ioasic_dma_irq_type = {
|
2007-01-14 18:07:25 +03:00
|
|
|
.name = "IO-ASIC-DMA",
|
2005-04-17 02:20:36 +04:00
|
|
|
.ack = ack_ioasic_dma_irq,
|
2006-11-01 20:08:36 +03:00
|
|
|
.mask = mask_ioasic_dma_irq,
|
|
|
|
.mask_ack = ack_ioasic_dma_irq,
|
|
|
|
.unmask = unmask_ioasic_dma_irq,
|
2005-04-17 02:20:36 +04:00
|
|
|
.end = end_ioasic_dma_irq,
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
void __init init_ioasic_irqs(int base)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
/* Mask interrupts. */
|
|
|
|
ioasic_write(IO_REG_SIMR, 0);
|
|
|
|
fast_iob();
|
|
|
|
|
2006-11-01 20:08:36 +03:00
|
|
|
for (i = base; i < base + IO_INR_DMA; i++)
|
2006-11-13 19:13:18 +03:00
|
|
|
set_irq_chip_and_handler(i, &ioasic_irq_type,
|
|
|
|
handle_level_irq);
|
2006-11-01 20:08:36 +03:00
|
|
|
for (; i < base + IO_IRQ_LINES; i++)
|
2006-12-01 18:08:03 +03:00
|
|
|
set_irq_chip(i, &ioasic_dma_irq_type);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
ioasic_irq_base = base;
|
|
|
|
}
|