2019-05-19 15:08:20 +03:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2008-02-01 02:13:34 +03:00
|
|
|
/* sun3x_esp.c: ESP front-end for Sun3x systems.
|
2005-04-17 02:20:36 +04:00
|
|
|
*
|
2008-02-01 02:13:34 +03:00
|
|
|
* Copyright (C) 2007,2008 Thomas Bogendoerfer (tsbogend@alpha.franken.de)
|
2005-04-17 02:20:36 +04:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 11:04:11 +03:00
|
|
|
#include <linux/gfp.h>
|
2005-04-17 02:20:36 +04:00
|
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/delay.h>
|
2008-02-01 02:13:34 +03:00
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/dma-mapping.h>
|
2005-04-17 02:20:36 +04:00
|
|
|
#include <linux/interrupt.h>
|
2015-08-11 06:07:05 +03:00
|
|
|
#include <linux/io.h>
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
#include <asm/sun3x.h>
|
2008-02-01 02:13:34 +03:00
|
|
|
#include <asm/dma.h>
|
2005-04-17 02:20:36 +04:00
|
|
|
#include <asm/dvma.h>
|
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
/* DMA controller reg offsets */
|
|
|
|
#define DMA_CSR 0x00UL /* rw DMA control/status register 0x00 */
|
|
|
|
#define DMA_ADDR 0x04UL /* rw DMA transfer address register 0x04 */
|
|
|
|
#define DMA_COUNT 0x08UL /* rw DMA transfer count register 0x08 */
|
|
|
|
#define DMA_TEST 0x0cUL /* rw DMA test/debug register 0x0c */
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
#include <scsi/scsi_host.h>
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
#include "esp_scsi.h"
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
#define DRV_MODULE_NAME "sun3x_esp"
|
|
|
|
#define PFX DRV_MODULE_NAME ": "
|
|
|
|
#define DRV_VERSION "1.000"
|
|
|
|
#define DRV_MODULE_RELDATE "Nov 1, 2007"
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
/*
|
|
|
|
* m68k always assumes readl/writel operate on little endian
|
|
|
|
* mmio space; this is wrong at least for Sun3x, so we
|
|
|
|
* need to workaround this until a proper way is found
|
|
|
|
*/
|
|
|
|
#if 0
|
|
|
|
#define dma_read32(REG) \
|
|
|
|
readl(esp->dma_regs + (REG))
|
|
|
|
#define dma_write32(VAL, REG) \
|
|
|
|
writel((VAL), esp->dma_regs + (REG))
|
|
|
|
#else
|
|
|
|
#define dma_read32(REG) \
|
|
|
|
*(volatile u32 *)(esp->dma_regs + (REG))
|
|
|
|
#define dma_write32(VAL, REG) \
|
|
|
|
do { *(volatile u32 *)(esp->dma_regs + (REG)) = (VAL); } while (0)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
static void sun3x_esp_write8(struct esp *esp, u8 val, unsigned long reg)
|
|
|
|
{
|
|
|
|
writeb(val, esp->regs + (reg * 4UL));
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
static u8 sun3x_esp_read8(struct esp *esp, unsigned long reg)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2008-02-01 02:13:34 +03:00
|
|
|
return readb(esp->regs + (reg * 4UL));
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
2008-02-01 02:13:34 +03:00
|
|
|
|
|
|
|
static int sun3x_esp_irq_pending(struct esp *esp)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2008-02-01 02:13:34 +03:00
|
|
|
if (dma_read32(DMA_CSR) & (DMA_HNDL_INTR | DMA_HNDL_ERROR))
|
|
|
|
return 1;
|
|
|
|
return 0;
|
|
|
|
}
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
static void sun3x_esp_reset_dma(struct esp *esp)
|
|
|
|
{
|
|
|
|
u32 val;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
val = dma_read32(DMA_CSR);
|
|
|
|
dma_write32(val | DMA_RST_SCSI, DMA_CSR);
|
|
|
|
dma_write32(val & ~DMA_RST_SCSI, DMA_CSR);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
/* Enable interrupts. */
|
|
|
|
val = dma_read32(DMA_CSR);
|
|
|
|
dma_write32(val | DMA_INT_ENAB, DMA_CSR);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
static void sun3x_esp_dma_drain(struct esp *esp)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2008-02-01 02:13:34 +03:00
|
|
|
u32 csr;
|
|
|
|
int lim;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
csr = dma_read32(DMA_CSR);
|
|
|
|
if (!(csr & DMA_FIFO_ISDRAIN))
|
|
|
|
return;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
dma_write32(csr | DMA_FIFO_STDRAIN, DMA_CSR);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
lim = 1000;
|
|
|
|
while (dma_read32(DMA_CSR) & DMA_FIFO_ISDRAIN) {
|
|
|
|
if (--lim == 0) {
|
|
|
|
printk(KERN_ALERT PFX "esp%d: DMA will not drain!\n",
|
|
|
|
esp->host->unique_id);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
udelay(1);
|
|
|
|
}
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
static void sun3x_esp_dma_invalidate(struct esp *esp)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2008-02-01 02:13:34 +03:00
|
|
|
u32 val;
|
|
|
|
int lim;
|
|
|
|
|
|
|
|
lim = 1000;
|
|
|
|
while ((val = dma_read32(DMA_CSR)) & DMA_PEND_READ) {
|
|
|
|
if (--lim == 0) {
|
|
|
|
printk(KERN_ALERT PFX "esp%d: DMA will not "
|
|
|
|
"invalidate!\n", esp->host->unique_id);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
udelay(1);
|
|
|
|
}
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
val &= ~(DMA_ENABLE | DMA_ST_WRITE | DMA_BCNT_ENAB);
|
|
|
|
val |= DMA_FIFO_INV;
|
|
|
|
dma_write32(val, DMA_CSR);
|
|
|
|
val &= ~DMA_FIFO_INV;
|
|
|
|
dma_write32(val, DMA_CSR);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
static void sun3x_esp_send_dma_cmd(struct esp *esp, u32 addr, u32 esp_count,
|
|
|
|
u32 dma_count, int write, u8 cmd)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2008-02-01 02:13:34 +03:00
|
|
|
u32 csr;
|
|
|
|
|
|
|
|
BUG_ON(!(cmd & ESP_CMD_DMA));
|
|
|
|
|
|
|
|
sun3x_esp_write8(esp, (esp_count >> 0) & 0xff, ESP_TCLOW);
|
|
|
|
sun3x_esp_write8(esp, (esp_count >> 8) & 0xff, ESP_TCMED);
|
|
|
|
csr = dma_read32(DMA_CSR);
|
|
|
|
csr |= DMA_ENABLE;
|
|
|
|
if (write)
|
|
|
|
csr |= DMA_ST_WRITE;
|
|
|
|
else
|
|
|
|
csr &= ~DMA_ST_WRITE;
|
|
|
|
dma_write32(csr, DMA_CSR);
|
|
|
|
dma_write32(addr, DMA_ADDR);
|
|
|
|
|
|
|
|
scsi_esp_cmd(esp, cmd);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
static int sun3x_esp_dma_error(struct esp *esp)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2008-02-01 02:13:34 +03:00
|
|
|
u32 csr = dma_read32(DMA_CSR);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
if (csr & DMA_HNDL_ERROR)
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
return 0;
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
static const struct esp_driver_ops sun3x_esp_ops = {
|
|
|
|
.esp_write8 = sun3x_esp_write8,
|
|
|
|
.esp_read8 = sun3x_esp_read8,
|
|
|
|
.irq_pending = sun3x_esp_irq_pending,
|
|
|
|
.reset_dma = sun3x_esp_reset_dma,
|
|
|
|
.dma_drain = sun3x_esp_dma_drain,
|
|
|
|
.dma_invalidate = sun3x_esp_dma_invalidate,
|
|
|
|
.send_dma_cmd = sun3x_esp_send_dma_cmd,
|
|
|
|
.dma_error = sun3x_esp_dma_error,
|
|
|
|
};
|
|
|
|
|
2012-12-22 01:08:55 +04:00
|
|
|
static int esp_sun3x_probe(struct platform_device *dev)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2008-02-01 02:13:34 +03:00
|
|
|
struct scsi_host_template *tpnt = &scsi_esp_template;
|
|
|
|
struct Scsi_Host *host;
|
|
|
|
struct esp *esp;
|
|
|
|
struct resource *res;
|
|
|
|
int err = -ENOMEM;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
host = scsi_host_alloc(tpnt, sizeof(struct esp));
|
|
|
|
if (!host)
|
|
|
|
goto fail;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
host->max_id = 8;
|
|
|
|
esp = shost_priv(host);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
esp->host = host;
|
2018-03-07 09:56:41 +03:00
|
|
|
esp->dev = &dev->dev;
|
2008-02-01 02:13:34 +03:00
|
|
|
esp->ops = &sun3x_esp_ops;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
res = platform_get_resource(dev, IORESOURCE_MEM, 0);
|
2008-10-14 20:00:19 +04:00
|
|
|
if (!res || !res->start)
|
2008-02-01 02:13:34 +03:00
|
|
|
goto fail_unlink;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2020-01-06 11:43:50 +03:00
|
|
|
esp->regs = ioremap(res->start, 0x20);
|
2008-02-01 02:13:34 +03:00
|
|
|
if (!esp->regs)
|
|
|
|
goto fail_unmap_regs;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
res = platform_get_resource(dev, IORESOURCE_MEM, 1);
|
2008-10-14 20:00:19 +04:00
|
|
|
if (!res || !res->start)
|
2008-02-01 02:13:34 +03:00
|
|
|
goto fail_unmap_regs;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2020-01-06 11:43:50 +03:00
|
|
|
esp->dma_regs = ioremap(res->start, 0x10);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
esp->command_block = dma_alloc_coherent(esp->dev, 16,
|
|
|
|
&esp->command_block_dma,
|
|
|
|
GFP_KERNEL);
|
|
|
|
if (!esp->command_block)
|
|
|
|
goto fail_unmap_regs_dma;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2021-03-30 20:44:08 +03:00
|
|
|
host->irq = err = platform_get_irq(dev, 0);
|
|
|
|
if (err < 0)
|
|
|
|
goto fail_unmap_command_block;
|
2008-02-01 02:13:34 +03:00
|
|
|
err = request_irq(host->irq, scsi_esp_intr, IRQF_SHARED,
|
|
|
|
"SUN3X ESP", esp);
|
|
|
|
if (err < 0)
|
|
|
|
goto fail_unmap_command_block;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
esp->scsi_id = 7;
|
|
|
|
esp->host->this_id = esp->scsi_id;
|
|
|
|
esp->scsi_id_mask = (1 << esp->scsi_id);
|
|
|
|
esp->cfreq = 20000000;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
dev_set_drvdata(&dev->dev, esp);
|
|
|
|
|
2018-10-13 10:26:26 +03:00
|
|
|
err = scsi_esp_register(esp);
|
2008-02-01 02:13:34 +03:00
|
|
|
if (err)
|
|
|
|
goto fail_free_irq;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
fail_free_irq:
|
|
|
|
free_irq(host->irq, esp);
|
|
|
|
fail_unmap_command_block:
|
|
|
|
dma_free_coherent(esp->dev, 16,
|
|
|
|
esp->command_block,
|
|
|
|
esp->command_block_dma);
|
|
|
|
fail_unmap_regs_dma:
|
|
|
|
iounmap(esp->dma_regs);
|
|
|
|
fail_unmap_regs:
|
|
|
|
iounmap(esp->regs);
|
|
|
|
fail_unlink:
|
|
|
|
scsi_host_put(host);
|
|
|
|
fail:
|
|
|
|
return err;
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2012-12-22 01:08:55 +04:00
|
|
|
static int esp_sun3x_remove(struct platform_device *dev)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2008-02-01 02:13:34 +03:00
|
|
|
struct esp *esp = dev_get_drvdata(&dev->dev);
|
|
|
|
unsigned int irq = esp->host->irq;
|
|
|
|
u32 val;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
scsi_esp_unregister(esp);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
/* Disable interrupts. */
|
|
|
|
val = dma_read32(DMA_CSR);
|
|
|
|
dma_write32(val & ~DMA_INT_ENAB, DMA_CSR);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
free_irq(irq, esp);
|
|
|
|
dma_free_coherent(esp->dev, 16,
|
|
|
|
esp->command_block,
|
|
|
|
esp->command_block_dma);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
scsi_host_put(esp->host);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
return 0;
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
static struct platform_driver esp_sun3x_driver = {
|
|
|
|
.probe = esp_sun3x_probe,
|
2012-12-22 01:08:55 +04:00
|
|
|
.remove = esp_sun3x_remove,
|
2008-02-01 02:13:34 +03:00
|
|
|
.driver = {
|
|
|
|
.name = "sun3x_esp",
|
|
|
|
},
|
2005-04-17 02:20:36 +04:00
|
|
|
};
|
2020-09-14 09:54:03 +03:00
|
|
|
module_platform_driver(esp_sun3x_driver);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-02-01 02:13:34 +03:00
|
|
|
MODULE_DESCRIPTION("Sun3x ESP SCSI driver");
|
|
|
|
MODULE_AUTHOR("Thomas Bogendoerfer (tsbogend@alpha.franken.de)");
|
2005-04-17 02:20:36 +04:00
|
|
|
MODULE_LICENSE("GPL");
|
2008-02-01 02:13:34 +03:00
|
|
|
MODULE_VERSION(DRV_VERSION);
|
2008-04-19 00:57:19 +04:00
|
|
|
MODULE_ALIAS("platform:sun3x_esp");
|