2020-05-27 18:21:28 +03:00
|
|
|
// SPDX-License-Identifier: (BSD-3-Clause OR GPL-2.0-only)
|
|
|
|
/* Copyright(c) 2014 - 2020 Intel Corporation */
|
2015-08-07 21:34:20 +03:00
|
|
|
#include "adf_accel_devices.h"
|
2015-12-05 03:56:28 +03:00
|
|
|
#include "adf_common_drv.h"
|
2015-08-07 21:34:20 +03:00
|
|
|
#include "adf_transport_internal.h"
|
2014-06-06 00:44:20 +04:00
|
|
|
|
|
|
|
#define ADF_ARB_NUM 4
|
|
|
|
#define ADF_ARB_REG_SIZE 0x4
|
|
|
|
#define ADF_ARB_REG_SLOT 0x1000
|
|
|
|
#define ADF_ARB_RINGSRVARBEN_OFFSET 0x19C
|
|
|
|
|
|
|
|
#define WRITE_CSR_ARB_RINGSRVARBEN(csr_addr, index, value) \
|
|
|
|
ADF_CSR_WR(csr_addr, ADF_ARB_RINGSRVARBEN_OFFSET + \
|
2014-06-25 02:19:34 +04:00
|
|
|
(ADF_ARB_REG_SLOT * index), value)
|
2014-06-06 00:44:20 +04:00
|
|
|
|
2020-10-12 23:38:31 +03:00
|
|
|
#define WRITE_CSR_ARB_SARCONFIG(csr_addr, arb_offset, index, value) \
|
|
|
|
ADF_CSR_WR(csr_addr, (arb_offset) + \
|
|
|
|
(ADF_ARB_REG_SIZE * (index)), value)
|
2014-06-06 00:44:20 +04:00
|
|
|
|
2020-10-12 23:38:31 +03:00
|
|
|
#define WRITE_CSR_ARB_WT2SAM(csr_addr, arb_offset, wt_offset, index, value) \
|
|
|
|
ADF_CSR_WR(csr_addr, ((arb_offset) + (wt_offset)) + \
|
|
|
|
(ADF_ARB_REG_SIZE * (index)), value)
|
2014-06-06 00:44:20 +04:00
|
|
|
|
|
|
|
int adf_init_arb(struct adf_accel_dev *accel_dev)
|
|
|
|
{
|
2015-08-07 21:34:20 +03:00
|
|
|
struct adf_hw_device_data *hw_data = accel_dev->hw_device;
|
2014-06-06 00:44:20 +04:00
|
|
|
void __iomem *csr = accel_dev->transport->banks[0].csr_addr;
|
2020-10-12 23:38:31 +03:00
|
|
|
u32 arb_off, wt_off, arb_cfg;
|
2015-08-07 21:34:20 +03:00
|
|
|
const u32 *thd_2_arb_cfg;
|
2020-10-12 23:38:31 +03:00
|
|
|
struct arb_info info;
|
|
|
|
int arb, i;
|
|
|
|
|
|
|
|
hw_data->get_arb_info(&info);
|
|
|
|
arb_cfg = info.arb_cfg;
|
|
|
|
arb_off = info.arb_offset;
|
|
|
|
wt_off = info.wt2sam_offset;
|
2014-06-06 00:44:20 +04:00
|
|
|
|
|
|
|
/* Service arb configured for 32 bytes responses and
|
|
|
|
* ring flow control check enabled. */
|
|
|
|
for (arb = 0; arb < ADF_ARB_NUM; arb++)
|
2020-10-12 23:38:31 +03:00
|
|
|
WRITE_CSR_ARB_SARCONFIG(csr, arb_off, arb, arb_cfg);
|
2014-06-06 00:44:20 +04:00
|
|
|
|
|
|
|
/* Map worker threads to service arbiters */
|
2015-08-07 21:34:20 +03:00
|
|
|
hw_data->get_arb_mapping(accel_dev, &thd_2_arb_cfg);
|
2014-06-06 00:44:20 +04:00
|
|
|
|
|
|
|
if (!thd_2_arb_cfg)
|
|
|
|
return -EFAULT;
|
|
|
|
|
2015-08-07 21:34:20 +03:00
|
|
|
for (i = 0; i < hw_data->num_engines; i++)
|
2020-10-12 23:38:31 +03:00
|
|
|
WRITE_CSR_ARB_WT2SAM(csr, arb_off, wt_off, i, thd_2_arb_cfg[i]);
|
2014-06-06 00:44:20 +04:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2015-08-07 21:34:20 +03:00
|
|
|
EXPORT_SYMBOL_GPL(adf_init_arb);
|
|
|
|
|
|
|
|
void adf_update_ring_arb(struct adf_etr_ring_data *ring)
|
2014-06-06 00:44:20 +04:00
|
|
|
{
|
|
|
|
WRITE_CSR_ARB_RINGSRVARBEN(ring->bank->csr_addr,
|
|
|
|
ring->bank->bank_number,
|
|
|
|
ring->bank->ring_mask & 0xFF);
|
|
|
|
}
|
|
|
|
|
|
|
|
void adf_exit_arb(struct adf_accel_dev *accel_dev)
|
|
|
|
{
|
2015-08-07 21:34:20 +03:00
|
|
|
struct adf_hw_device_data *hw_data = accel_dev->hw_device;
|
2020-10-12 23:38:31 +03:00
|
|
|
u32 arb_off, wt_off;
|
|
|
|
struct arb_info info;
|
2014-06-06 00:44:20 +04:00
|
|
|
void __iomem *csr;
|
|
|
|
unsigned int i;
|
|
|
|
|
2020-10-12 23:38:31 +03:00
|
|
|
hw_data->get_arb_info(&info);
|
|
|
|
arb_off = info.arb_offset;
|
|
|
|
wt_off = info.wt2sam_offset;
|
|
|
|
|
2014-06-06 00:44:20 +04:00
|
|
|
if (!accel_dev->transport)
|
|
|
|
return;
|
|
|
|
|
|
|
|
csr = accel_dev->transport->banks[0].csr_addr;
|
|
|
|
|
2020-10-12 23:38:31 +03:00
|
|
|
hw_data->get_arb_info(&info);
|
|
|
|
|
2014-06-06 00:44:20 +04:00
|
|
|
/* Reset arbiter configuration */
|
|
|
|
for (i = 0; i < ADF_ARB_NUM; i++)
|
2020-10-12 23:38:31 +03:00
|
|
|
WRITE_CSR_ARB_SARCONFIG(csr, arb_off, i, 0);
|
2014-06-06 00:44:20 +04:00
|
|
|
|
|
|
|
/* Unmap worker threads to service arbiters */
|
2015-08-07 21:34:20 +03:00
|
|
|
for (i = 0; i < hw_data->num_engines; i++)
|
2020-10-12 23:38:31 +03:00
|
|
|
WRITE_CSR_ARB_WT2SAM(csr, arb_off, wt_off, i, 0);
|
2014-06-06 00:44:20 +04:00
|
|
|
|
|
|
|
/* Disable arbitration on all rings */
|
|
|
|
for (i = 0; i < GET_MAX_BANKS(accel_dev); i++)
|
|
|
|
WRITE_CSR_ARB_RINGSRVARBEN(csr, i, 0);
|
|
|
|
}
|
2015-08-07 21:34:20 +03:00
|
|
|
EXPORT_SYMBOL_GPL(adf_exit_arb);
|