2006-10-02 22:22:36 +04:00
|
|
|
/*
|
|
|
|
* MPC8272 ADS Device Tree Source
|
|
|
|
*
|
2008-04-17 18:40:48 +04:00
|
|
|
* Copyright 2005,2008 Freescale Semiconductor Inc.
|
2006-10-02 22:22:36 +04:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*/
|
|
|
|
|
2008-04-17 18:40:48 +04:00
|
|
|
/dts-v1/;
|
|
|
|
|
2006-10-02 22:22:36 +04:00
|
|
|
/ {
|
2007-08-20 20:36:19 +04:00
|
|
|
model = "MPC8272ADS";
|
2007-09-15 00:41:56 +04:00
|
|
|
compatible = "fsl,mpc8272ads";
|
2007-08-20 20:36:19 +04:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
PowerPC,8272@0 {
|
|
|
|
device_type = "cpu";
|
2008-04-17 18:40:48 +04:00
|
|
|
reg = <0x0>;
|
|
|
|
d-cache-line-size = <32>;
|
|
|
|
i-cache-line-size = <32>;
|
|
|
|
d-cache-size = <16384>;
|
|
|
|
i-cache-size = <16384>;
|
2007-08-20 20:36:19 +04:00
|
|
|
timebase-frequency = <0>;
|
|
|
|
bus-frequency = <0>;
|
|
|
|
clock-frequency = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
memory {
|
|
|
|
device_type = "memory";
|
2008-04-17 18:40:48 +04:00
|
|
|
reg = <0x0 0x0>;
|
2007-08-20 20:36:19 +04:00
|
|
|
};
|
|
|
|
|
2007-09-15 00:41:56 +04:00
|
|
|
localbus@f0010100 {
|
|
|
|
compatible = "fsl,mpc8272-localbus",
|
|
|
|
"fsl,pq2-localbus";
|
|
|
|
#address-cells = <2>;
|
2007-08-20 20:36:19 +04:00
|
|
|
#size-cells = <1>;
|
2008-04-17 18:40:48 +04:00
|
|
|
reg = <0xf0010100 0x40>;
|
2007-08-20 20:36:19 +04:00
|
|
|
|
2008-04-17 18:40:48 +04:00
|
|
|
ranges = <0x0 0x0 0xfe000000 0x2000000
|
|
|
|
0x1 0x0 0xf4500000 0x8000
|
|
|
|
0x3 0x0 0xf8200000 0x8000>;
|
2007-08-20 20:36:19 +04:00
|
|
|
|
2007-09-15 00:41:56 +04:00
|
|
|
flash@0,0 {
|
|
|
|
compatible = "jedec-flash";
|
2008-04-17 18:40:48 +04:00
|
|
|
reg = <0x0 0x0 0x2000000>;
|
2007-09-15 00:41:56 +04:00
|
|
|
bank-width = <4>;
|
|
|
|
device-width = <1>;
|
2007-08-20 20:36:19 +04:00
|
|
|
};
|
|
|
|
|
2007-09-15 00:41:56 +04:00
|
|
|
board-control@1,0 {
|
2008-04-17 18:40:48 +04:00
|
|
|
reg = <0x1 0x0 0x20>;
|
2007-09-15 00:41:56 +04:00
|
|
|
compatible = "fsl,mpc8272ads-bcsr";
|
2007-08-20 20:36:19 +04:00
|
|
|
};
|
|
|
|
|
2007-09-15 00:41:56 +04:00
|
|
|
PCI_PIC: interrupt-controller@3,0 {
|
|
|
|
compatible = "fsl,mpc8272ads-pci-pic",
|
|
|
|
"fsl,pq2ads-pci-pic";
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
interrupt-controller;
|
2008-04-17 18:40:48 +04:00
|
|
|
reg = <0x3 0x0 0x8>;
|
2007-09-15 00:41:56 +04:00
|
|
|
interrupt-parent = <&PIC>;
|
2008-04-17 18:40:48 +04:00
|
|
|
interrupts = <20 8>;
|
2007-08-20 20:36:19 +04:00
|
|
|
};
|
2007-09-15 00:41:56 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
pci@f0010800 {
|
|
|
|
device_type = "pci";
|
2008-04-17 18:40:48 +04:00
|
|
|
reg = <0xf0010800 0x10c 0xf00101ac 0x8 0xf00101c4 0x8>;
|
2007-09-15 00:41:56 +04:00
|
|
|
compatible = "fsl,mpc8272-pci", "fsl,pq2-pci";
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2008-04-17 18:40:48 +04:00
|
|
|
clock-frequency = <66666666>;
|
|
|
|
interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
|
2007-09-15 00:41:56 +04:00
|
|
|
interrupt-map = <
|
|
|
|
/* IDSEL 0x16 */
|
2008-04-17 18:40:48 +04:00
|
|
|
0xb000 0x0 0x0 0x1 &PCI_PIC 0
|
|
|
|
0xb000 0x0 0x0 0x2 &PCI_PIC 1
|
|
|
|
0xb000 0x0 0x0 0x3 &PCI_PIC 2
|
|
|
|
0xb000 0x0 0x0 0x4 &PCI_PIC 3
|
2007-09-15 00:41:56 +04:00
|
|
|
|
|
|
|
/* IDSEL 0x17 */
|
2008-04-17 18:40:48 +04:00
|
|
|
0xb800 0x0 0x0 0x1 &PCI_PIC 4
|
|
|
|
0xb800 0x0 0x0 0x2 &PCI_PIC 5
|
|
|
|
0xb800 0x0 0x0 0x3 &PCI_PIC 6
|
|
|
|
0xb800 0x0 0x0 0x4 &PCI_PIC 7
|
2007-09-15 00:41:56 +04:00
|
|
|
|
|
|
|
/* IDSEL 0x18 */
|
2008-04-17 18:40:48 +04:00
|
|
|
0xc000 0x0 0x0 0x1 &PCI_PIC 8
|
|
|
|
0xc000 0x0 0x0 0x2 &PCI_PIC 9
|
|
|
|
0xc000 0x0 0x0 0x3 &PCI_PIC 10
|
|
|
|
0xc000 0x0 0x0 0x4 &PCI_PIC 11>;
|
2007-09-15 00:41:56 +04:00
|
|
|
|
|
|
|
interrupt-parent = <&PIC>;
|
2008-04-17 18:40:48 +04:00
|
|
|
interrupts = <18 8>;
|
|
|
|
ranges = <0x42000000 0x0 0x80000000 0x80000000 0x0 0x20000000
|
|
|
|
0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
|
|
|
|
0x1000000 0x0 0x0 0xf6000000 0x0 0x2000000>;
|
2007-09-15 00:41:56 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
soc@f0000000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
device_type = "soc";
|
|
|
|
compatible = "fsl,mpc8272", "fsl,pq2-soc";
|
2008-04-17 18:40:48 +04:00
|
|
|
ranges = <0x0 0xf0000000 0x53000>;
|
2007-09-15 00:41:56 +04:00
|
|
|
|
|
|
|
// Temporary -- will go away once kernel uses ranges for get_immrbase().
|
2008-04-17 18:40:48 +04:00
|
|
|
reg = <0xf0000000 0x53000>;
|
2007-08-20 20:36:19 +04:00
|
|
|
|
2007-09-15 00:41:56 +04:00
|
|
|
cpm@119c0 {
|
2007-08-20 20:36:19 +04:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2007-09-15 00:41:56 +04:00
|
|
|
compatible = "fsl,mpc8272-cpm", "fsl,cpm2";
|
2008-04-17 18:40:48 +04:00
|
|
|
reg = <0x119c0 0x30>;
|
2007-09-15 00:41:56 +04:00
|
|
|
ranges;
|
|
|
|
|
2007-09-28 23:06:16 +04:00
|
|
|
muram@0 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2008-04-17 18:40:48 +04:00
|
|
|
ranges = <0x0 0x0 0x10000>;
|
2007-09-28 23:06:16 +04:00
|
|
|
|
|
|
|
data@0 {
|
|
|
|
compatible = "fsl,cpm-muram-data";
|
2008-04-17 18:40:48 +04:00
|
|
|
reg = <0x0 0x2000 0x9800 0x800>;
|
2007-09-28 23:06:16 +04:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2007-09-15 00:41:56 +04:00
|
|
|
brg@119f0 {
|
|
|
|
compatible = "fsl,mpc8272-brg",
|
|
|
|
"fsl,cpm2-brg",
|
|
|
|
"fsl,cpm-brg";
|
2008-04-17 18:40:48 +04:00
|
|
|
reg = <0x119f0 0x10 0x115f0 0x10>;
|
2007-09-15 00:41:56 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
serial@11a00 {
|
2007-08-20 20:36:19 +04:00
|
|
|
device_type = "serial";
|
2007-09-15 00:41:56 +04:00
|
|
|
compatible = "fsl,mpc8272-scc-uart",
|
|
|
|
"fsl,cpm2-scc-uart";
|
2008-04-17 18:40:48 +04:00
|
|
|
reg = <0x11a00 0x20 0x8000 0x100>;
|
|
|
|
interrupts = <40 8>;
|
2007-09-15 00:41:56 +04:00
|
|
|
interrupt-parent = <&PIC>;
|
|
|
|
fsl,cpm-brg = <1>;
|
2008-04-17 18:40:48 +04:00
|
|
|
fsl,cpm-command = <0x800000>;
|
2007-08-20 20:36:19 +04:00
|
|
|
};
|
|
|
|
|
2007-09-15 00:41:56 +04:00
|
|
|
serial@11a60 {
|
2007-08-20 20:36:19 +04:00
|
|
|
device_type = "serial";
|
2007-09-15 00:41:56 +04:00
|
|
|
compatible = "fsl,mpc8272-scc-uart",
|
|
|
|
"fsl,cpm2-scc-uart";
|
2008-04-17 18:40:48 +04:00
|
|
|
reg = <0x11a60 0x20 0x8300 0x100>;
|
|
|
|
interrupts = <43 8>;
|
2007-09-15 00:41:56 +04:00
|
|
|
interrupt-parent = <&PIC>;
|
|
|
|
fsl,cpm-brg = <4>;
|
2008-04-17 18:40:48 +04:00
|
|
|
fsl,cpm-command = <0xce00000>;
|
2007-09-15 00:41:56 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
mdio@10d40 {
|
|
|
|
device_type = "mdio";
|
|
|
|
compatible = "fsl,mpc8272ads-mdio-bitbang",
|
|
|
|
"fsl,mpc8272-mdio-bitbang",
|
|
|
|
"fsl,cpm2-mdio-bitbang";
|
2008-04-17 18:40:48 +04:00
|
|
|
reg = <0x10d40 0x14>;
|
2007-09-15 00:41:56 +04:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2008-04-17 18:40:48 +04:00
|
|
|
fsl,mdio-pin = <18>;
|
|
|
|
fsl,mdc-pin = <19>;
|
2007-09-15 00:41:56 +04:00
|
|
|
|
|
|
|
PHY0: ethernet-phy@0 {
|
|
|
|
interrupt-parent = <&PIC>;
|
2008-04-17 18:40:48 +04:00
|
|
|
interrupts = <23 8>;
|
|
|
|
reg = <0x0>;
|
2007-09-15 00:41:56 +04:00
|
|
|
device_type = "ethernet-phy";
|
|
|
|
};
|
|
|
|
|
|
|
|
PHY1: ethernet-phy@1 {
|
|
|
|
interrupt-parent = <&PIC>;
|
2008-04-17 18:40:48 +04:00
|
|
|
interrupts = <23 8>;
|
|
|
|
reg = <0x3>;
|
2007-09-15 00:41:56 +04:00
|
|
|
device_type = "ethernet-phy";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
ethernet@11300 {
|
|
|
|
device_type = "network";
|
|
|
|
compatible = "fsl,mpc8272-fcc-enet",
|
|
|
|
"fsl,cpm2-fcc-enet";
|
2008-04-17 18:40:48 +04:00
|
|
|
reg = <0x11300 0x20 0x8400 0x100 0x11390 0x1>;
|
2007-09-15 00:41:56 +04:00
|
|
|
local-mac-address = [ 00 00 00 00 00 00 ];
|
2008-04-17 18:40:48 +04:00
|
|
|
interrupts = <32 8>;
|
2007-09-15 00:41:56 +04:00
|
|
|
interrupt-parent = <&PIC>;
|
|
|
|
phy-handle = <&PHY0>;
|
|
|
|
linux,network-index = <0>;
|
2008-04-17 18:40:48 +04:00
|
|
|
fsl,cpm-command = <0x12000300>;
|
2007-09-15 00:41:56 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
ethernet@11320 {
|
|
|
|
device_type = "network";
|
|
|
|
compatible = "fsl,mpc8272-fcc-enet",
|
|
|
|
"fsl,cpm2-fcc-enet";
|
2008-04-17 18:40:48 +04:00
|
|
|
reg = <0x11320 0x20 0x8500 0x100 0x113b0 0x1>;
|
2007-09-15 00:41:56 +04:00
|
|
|
local-mac-address = [ 00 00 00 00 00 00 ];
|
2008-04-17 18:40:48 +04:00
|
|
|
interrupts = <33 8>;
|
2007-09-15 00:41:56 +04:00
|
|
|
interrupt-parent = <&PIC>;
|
|
|
|
phy-handle = <&PHY1>;
|
|
|
|
linux,network-index = <1>;
|
2008-04-17 18:40:48 +04:00
|
|
|
fsl,cpm-command = <0x16200300>;
|
2007-08-20 20:36:19 +04:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2007-09-15 00:41:56 +04:00
|
|
|
PIC: interrupt-controller@10c00 {
|
2007-08-20 20:36:19 +04:00
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
2008-04-17 18:40:48 +04:00
|
|
|
reg = <0x10c00 0x80>;
|
2007-09-15 00:41:56 +04:00
|
|
|
compatible = "fsl,mpc8272-pic", "fsl,cpm2-pic";
|
2007-08-20 20:36:19 +04:00
|
|
|
};
|
2006-10-02 22:22:36 +04:00
|
|
|
|
|
|
|
/* May need to remove if on a part without crypto engine */
|
2007-08-20 20:36:19 +04:00
|
|
|
crypto@30000 {
|
|
|
|
device_type = "crypto";
|
|
|
|
model = "SEC2";
|
2007-09-15 00:41:56 +04:00
|
|
|
compatible = "fsl,mpc8272-talitos-sec2",
|
|
|
|
"fsl,talitos-sec2",
|
|
|
|
"fsl,talitos",
|
|
|
|
"talitos";
|
2008-04-17 18:40:48 +04:00
|
|
|
reg = <0x30000 0x10000>;
|
|
|
|
interrupts = <11 8>;
|
2007-09-15 00:41:56 +04:00
|
|
|
interrupt-parent = <&PIC>;
|
2007-08-20 20:36:19 +04:00
|
|
|
num-channels = <4>;
|
2008-04-17 18:40:48 +04:00
|
|
|
channel-fifo-len = <24>;
|
|
|
|
exec-units-mask = <0x7e>;
|
2006-10-02 22:22:36 +04:00
|
|
|
/* desc mask is for rev1.x, we need runtime fixup for >=2.x */
|
2008-04-17 18:40:48 +04:00
|
|
|
descriptor-types-mask = <0x1010ebf>;
|
2007-08-20 20:36:19 +04:00
|
|
|
};
|
|
|
|
};
|
2007-09-15 00:41:56 +04:00
|
|
|
|
|
|
|
chosen {
|
|
|
|
linux,stdout-path = "/soc/cpm/serial@11a00";
|
|
|
|
};
|
2006-10-02 22:22:36 +04:00
|
|
|
};
|