License cleanup: add SPDX GPL-2.0 license identifier to files with no license
Many source files in the tree are missing licensing information, which
makes it harder for compliance tools to determine the correct license.
By default all files without license information are under the default
license of the kernel, which is GPL version 2.
Update the files which contain no license information with the 'GPL-2.0'
SPDX license identifier. The SPDX identifier is a legally binding
shorthand, which can be used instead of the full boiler plate text.
This patch is based on work done by Thomas Gleixner and Kate Stewart and
Philippe Ombredanne.
How this work was done:
Patches were generated and checked against linux-4.14-rc6 for a subset of
the use cases:
- file had no licensing information it it.
- file was a */uapi/* one with no licensing information in it,
- file was a */uapi/* one with existing licensing information,
Further patches will be generated in subsequent months to fix up cases
where non-standard license headers were used, and references to license
had to be inferred by heuristics based on keywords.
The analysis to determine which SPDX License Identifier to be applied to
a file was done in a spreadsheet of side by side results from of the
output of two independent scanners (ScanCode & Windriver) producing SPDX
tag:value files created by Philippe Ombredanne. Philippe prepared the
base worksheet, and did an initial spot review of a few 1000 files.
The 4.13 kernel was the starting point of the analysis with 60,537 files
assessed. Kate Stewart did a file by file comparison of the scanner
results in the spreadsheet to determine which SPDX license identifier(s)
to be applied to the file. She confirmed any determination that was not
immediately clear with lawyers working with the Linux Foundation.
Criteria used to select files for SPDX license identifier tagging was:
- Files considered eligible had to be source code files.
- Make and config files were included as candidates if they contained >5
lines of source
- File already had some variant of a license header in it (even if <5
lines).
All documentation files were explicitly excluded.
The following heuristics were used to determine which SPDX license
identifiers to apply.
- when both scanners couldn't find any license traces, file was
considered to have no license information in it, and the top level
COPYING file license applied.
For non */uapi/* files that summary was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 11139
and resulted in the first patch in this series.
If that file was a */uapi/* path one, it was "GPL-2.0 WITH
Linux-syscall-note" otherwise it was "GPL-2.0". Results of that was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 WITH Linux-syscall-note 930
and resulted in the second patch in this series.
- if a file had some form of licensing information in it, and was one
of the */uapi/* ones, it was denoted with the Linux-syscall-note if
any GPL family license was found in the file or had no licensing in
it (per prior point). Results summary:
SPDX license identifier # files
---------------------------------------------------|------
GPL-2.0 WITH Linux-syscall-note 270
GPL-2.0+ WITH Linux-syscall-note 169
((GPL-2.0 WITH Linux-syscall-note) OR BSD-2-Clause) 21
((GPL-2.0 WITH Linux-syscall-note) OR BSD-3-Clause) 17
LGPL-2.1+ WITH Linux-syscall-note 15
GPL-1.0+ WITH Linux-syscall-note 14
((GPL-2.0+ WITH Linux-syscall-note) OR BSD-3-Clause) 5
LGPL-2.0+ WITH Linux-syscall-note 4
LGPL-2.1 WITH Linux-syscall-note 3
((GPL-2.0 WITH Linux-syscall-note) OR MIT) 3
((GPL-2.0 WITH Linux-syscall-note) AND MIT) 1
and that resulted in the third patch in this series.
- when the two scanners agreed on the detected license(s), that became
the concluded license(s).
- when there was disagreement between the two scanners (one detected a
license but the other didn't, or they both detected different
licenses) a manual inspection of the file occurred.
- In most cases a manual inspection of the information in the file
resulted in a clear resolution of the license that should apply (and
which scanner probably needed to revisit its heuristics).
- When it was not immediately clear, the license identifier was
confirmed with lawyers working with the Linux Foundation.
- If there was any question as to the appropriate license identifier,
the file was flagged for further research and to be revisited later
in time.
In total, over 70 hours of logged manual review was done on the
spreadsheet to determine the SPDX license identifiers to apply to the
source files by Kate, Philippe, Thomas and, in some cases, confirmation
by lawyers working with the Linux Foundation.
Kate also obtained a third independent scan of the 4.13 code base from
FOSSology, and compared selected files where the other two scanners
disagreed against that SPDX file, to see if there was new insights. The
Windriver scanner is based on an older version of FOSSology in part, so
they are related.
Thomas did random spot checks in about 500 files from the spreadsheets
for the uapi headers and agreed with SPDX license identifier in the
files he inspected. For the non-uapi files Thomas did random spot checks
in about 15000 files.
In initial set of patches against 4.14-rc6, 3 files were found to have
copy/paste license identifier errors, and have been fixed to reflect the
correct identifier.
Additionally Philippe spent 10 hours this week doing a detailed manual
inspection and review of the 12,461 patched files from the initial patch
version early this week with:
- a full scancode scan run, collecting the matched texts, detected
license ids and scores
- reviewing anything where there was a license detected (about 500+
files) to ensure that the applied SPDX license was correct
- reviewing anything where there was no detection but the patch license
was not GPL-2.0 WITH Linux-syscall-note to ensure that the applied
SPDX license was correct
This produced a worksheet with 20 files needing minor correction. This
worksheet was then exported into 3 different .csv files for the
different types of files to be modified.
These .csv files were then reviewed by Greg. Thomas wrote a script to
parse the csv files and add the proper SPDX tag to the file, in the
format that the file expected. This script was further refined by Greg
based on the output to detect more types of files automatically and to
distinguish between header and source .c files (which need different
comment types.) Finally Greg ran the script using the .csv files to
generate the patches.
Reviewed-by: Kate Stewart <kstewart@linuxfoundation.org>
Reviewed-by: Philippe Ombredanne <pombredanne@nexb.com>
Reviewed-by: Thomas Gleixner <tglx@linutronix.de>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2017-11-01 17:07:57 +03:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2005-04-17 02:20:36 +04:00
|
|
|
#include "radeonfb.h"
|
|
|
|
|
|
|
|
/* the accelerated functions here are patterned after the
|
|
|
|
* "ACCEL_MMIO" ifdef branches in XFree86
|
|
|
|
* --dte
|
|
|
|
*/
|
|
|
|
|
2008-12-10 20:26:17 +03:00
|
|
|
static void radeon_fixup_offset(struct radeonfb_info *rinfo)
|
2005-04-17 02:20:36 +04:00
|
|
|
{
|
2008-12-10 20:26:17 +03:00
|
|
|
u32 local_base;
|
|
|
|
|
|
|
|
/* *** Ugly workaround *** */
|
|
|
|
/*
|
|
|
|
* On some platforms, the video memory is mapped at 0 in radeon chip space
|
|
|
|
* (like PPCs) by the firmware. X will always move it up so that it's seen
|
|
|
|
* by the chip to be at the same address as the PCI BAR.
|
|
|
|
* That means that when switching back from X, there is a mismatch between
|
|
|
|
* the offsets programmed into the engine. This means that potentially,
|
|
|
|
* accel operations done before radeonfb has a chance to re-init the engine
|
|
|
|
* will have incorrect offsets, and potentially trash system memory !
|
|
|
|
*
|
|
|
|
* The correct fix is for fbcon to never call any accel op before the engine
|
|
|
|
* has properly been re-initialized (by a call to set_var), but this is a
|
|
|
|
* complex fix. This workaround in the meantime, called before every accel
|
|
|
|
* operation, makes sure the offsets are in sync.
|
|
|
|
*/
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-12-10 20:26:17 +03:00
|
|
|
radeon_fifo_wait (1);
|
|
|
|
local_base = INREG(MC_FB_LOCATION) << 16;
|
|
|
|
if (local_base == rinfo->fb_local_base)
|
|
|
|
return;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-12-10 20:26:17 +03:00
|
|
|
rinfo->fb_local_base = local_base;
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-12-10 20:26:17 +03:00
|
|
|
radeon_fifo_wait (3);
|
|
|
|
OUTREG(DEFAULT_PITCH_OFFSET, (rinfo->pitch << 0x16) |
|
|
|
|
(rinfo->fb_local_base >> 10));
|
|
|
|
OUTREG(DST_PITCH_OFFSET, (rinfo->pitch << 0x16) | (rinfo->fb_local_base >> 10));
|
|
|
|
OUTREG(SRC_PITCH_OFFSET, (rinfo->pitch << 0x16) | (rinfo->fb_local_base >> 10));
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static void radeonfb_prim_fillrect(struct radeonfb_info *rinfo,
|
|
|
|
const struct fb_fillrect *region)
|
|
|
|
{
|
2008-12-10 20:26:17 +03:00
|
|
|
radeon_fifo_wait(4);
|
|
|
|
|
|
|
|
OUTREG(DP_GUI_MASTER_CNTL,
|
|
|
|
rinfo->dp_gui_master_cntl /* contains, like GMC_DST_32BPP */
|
|
|
|
| GMC_BRUSH_SOLID_COLOR
|
|
|
|
| ROP3_P);
|
|
|
|
if (radeon_get_dstbpp(rinfo->depth) != DST_8BPP)
|
|
|
|
OUTREG(DP_BRUSH_FRGD_CLR, rinfo->pseudo_palette[region->color]);
|
|
|
|
else
|
|
|
|
OUTREG(DP_BRUSH_FRGD_CLR, region->color);
|
|
|
|
OUTREG(DP_WRITE_MSK, 0xffffffff);
|
|
|
|
OUTREG(DP_CNTL, (DST_X_LEFT_TO_RIGHT | DST_Y_TOP_TO_BOTTOM));
|
|
|
|
|
|
|
|
radeon_fifo_wait(2);
|
radeonfb: fix accel engine hangs
Some chips appear to have the 2D engine hang during screen redraw,
typically in a sequence of copyarea operations. This appear to be
solved by adding a flush of the engine destination pixel cache
and waiting for the engine to be idle before issuing the accel
operation. The performance impact seems to be fairly small.
Here is a trace on an RV370 (PCI device ID 0x5b64), it records the
RBBM_STATUS register, then the source x/y, destination x/y, and
width/height used for the copy:
----------------------------------------
radeonfb_prim_copyarea: STATUS[00000140] src[210:70] dst[210:60] wh[a0:10]
radeonfb_prim_copyarea: STATUS[00000140] src[2b8:70] dst[2b8:60] wh[88:10]
radeonfb_prim_copyarea: STATUS[00000140] src[348:70] dst[348:60] wh[40:10]
radeonfb_prim_copyarea: STATUS[80020140] src[390:70] dst[390:60] wh[88:10]
radeonfb_prim_copyarea: STATUS[8002613f] src[40:80] dst[40:70] wh[28:10]
radeonfb_prim_copyarea: STATUS[80026139] src[a8:80] dst[a8:70] wh[38:10]
radeonfb_prim_copyarea: STATUS[80026133] src[e8:80] dst[e8:70] wh[80:10]
radeonfb_prim_copyarea: STATUS[8002612d] src[170:80] dst[170:70] wh[30:10]
radeonfb_prim_copyarea: STATUS[80026127] src[1a8:80] dst[1a8:70] wh[8:10]
radeonfb_prim_copyarea: STATUS[80026121] src[1b8:80] dst[1b8:70] wh[88:10]
radeonfb_prim_copyarea: STATUS[8002611b] src[248:80] dst[248:70] wh[68:10]
----------------------------------------
When things are going fine the copies complete before the next ROP is
even issued, but all of a sudden the 2D unit becomes active (bit 17 in
RBBM_STATUS) and the FIFO retry (bit 13) and FIFO pipeline busy (bit
14) are set as well. The FIFO begins to backup until it becomes full.
What happens next is the radeon_fifo_wait() times out, and we access
the chip illegally leading to a bus error which usually wedges the
box. None of this makes it to the console screen, of course :-)
radeon_fifo_wait() should be modified to reset the accelerator when
this timeout happens instead of programming the chip anyways.
----------------------------------------
radeonfb: FIFO Timeout !
ERROR(0): Cheetah error trap taken afsr[0010080005000000] afar[000007f900800e40] TL1(0)
ERROR(0): TPC[595114] TNPC[595118] O7[459788] TSTATE[11009601]
ERROR(0): TPC<radeonfb_copyarea+0xfc/0x248>
ERROR(0): M_SYND(0), E_SYND(0), Privileged
ERROR(0): Highest priority error (0000080000000000) "Bus error response from system bus"
ERROR(0): D-cache idx[0] tag[0000000000000000] utag[0000000000000000] stag[0000000000000000]
ERROR(0): D-cache data0[0000000000000000] data1[0000000000000000] data2[0000000000000000] data3[0000000000000000]
ERROR(0): I-cache idx[0] tag[0000000000000000] utag[0000000000000000] stag[0000000000000000] u[0000000000000000] l[00\
ERROR(0): I-cache INSN0[0000000000000000] INSN1[0000000000000000] INSN2[0000000000000000] INSN3[0000000000000000]
ERROR(0): I-cache INSN4[0000000000000000] INSN5[0000000000000000] INSN6[0000000000000000] INSN7[0000000000000000]
ERROR(0): E-cache idx[800e40] tag[000000000e049f4c]
ERROR(0): E-cache data0[fffff8127d300180] data1[00000000004b5384] data2[0000000000000000] data3[0000000000000000]
Ker:xnel panic - not syncing: Irrecoverable deferred error trap.
----------------------------------------
Another quirk is that these copyarea calls will not happen until the
first drivers/char/vt.c:redraw_screen() occurs. This will only happen
if you 1) VC switch or 2) run "consolechars" or 3) unblank the screen.
This seems to happen because until a redraw_screen() the screen scrolling
method used by fbcon is not finalized yet. I've seen this with other fb
drivers too.
So if all you do is boot straight into X you will never see this bug on
the relevant chips.
Signed-off-by: David S. Miller <davem@davemloft.net>
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: <stable@kernel.org> [2.6.25.x, 2.6.26.x]
Signed-off-by: Andrew Morton <akpm@linux-foundation.org>
Signed-off-by: Linus Torvalds <torvalds@linux-foundation.org>
2008-08-13 02:08:51 +04:00
|
|
|
OUTREG(DSTCACHE_CTLSTAT, RB2D_DC_FLUSH_ALL);
|
|
|
|
OUTREG(WAIT_UNTIL, (WAIT_2D_IDLECLEAN | WAIT_DMA_GUI_IDLE));
|
2008-12-10 20:26:17 +03:00
|
|
|
|
|
|
|
radeon_fifo_wait(2);
|
2005-04-17 02:20:36 +04:00
|
|
|
OUTREG(DST_Y_X, (region->dy << 16) | region->dx);
|
|
|
|
OUTREG(DST_WIDTH_HEIGHT, (region->width << 16) | region->height);
|
|
|
|
}
|
|
|
|
|
|
|
|
void radeonfb_fillrect(struct fb_info *info, const struct fb_fillrect *region)
|
|
|
|
{
|
|
|
|
struct radeonfb_info *rinfo = info->par;
|
|
|
|
struct fb_fillrect modded;
|
|
|
|
int vxres, vyres;
|
|
|
|
|
2008-12-10 20:26:17 +03:00
|
|
|
if (info->state != FBINFO_STATE_RUNNING)
|
2005-04-17 02:20:36 +04:00
|
|
|
return;
|
|
|
|
if (info->flags & FBINFO_HWACCEL_DISABLED) {
|
|
|
|
cfb_fillrect(info, region);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2008-12-10 20:26:17 +03:00
|
|
|
radeon_fixup_offset(rinfo);
|
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
vxres = info->var.xres_virtual;
|
|
|
|
vyres = info->var.yres_virtual;
|
|
|
|
|
|
|
|
memcpy(&modded, region, sizeof(struct fb_fillrect));
|
|
|
|
|
|
|
|
if(!modded.width || !modded.height ||
|
|
|
|
modded.dx >= vxres || modded.dy >= vyres)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if(modded.dx + modded.width > vxres) modded.width = vxres - modded.dx;
|
|
|
|
if(modded.dy + modded.height > vyres) modded.height = vyres - modded.dy;
|
|
|
|
|
|
|
|
radeonfb_prim_fillrect(rinfo, &modded);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void radeonfb_prim_copyarea(struct radeonfb_info *rinfo,
|
|
|
|
const struct fb_copyarea *area)
|
|
|
|
{
|
|
|
|
int xdir, ydir;
|
|
|
|
u32 sx, sy, dx, dy, w, h;
|
|
|
|
|
|
|
|
w = area->width; h = area->height;
|
|
|
|
dx = area->dx; dy = area->dy;
|
|
|
|
sx = area->sx; sy = area->sy;
|
|
|
|
xdir = sx - dx;
|
|
|
|
ydir = sy - dy;
|
|
|
|
|
|
|
|
if ( xdir < 0 ) { sx += w-1; dx += w-1; }
|
|
|
|
if ( ydir < 0 ) { sy += h-1; dy += h-1; }
|
|
|
|
|
2008-12-10 20:26:17 +03:00
|
|
|
radeon_fifo_wait(3);
|
|
|
|
OUTREG(DP_GUI_MASTER_CNTL,
|
|
|
|
rinfo->dp_gui_master_cntl /* i.e. GMC_DST_32BPP */
|
|
|
|
| GMC_BRUSH_NONE
|
|
|
|
| GMC_SRC_DSTCOLOR
|
|
|
|
| ROP3_S
|
|
|
|
| DP_SRC_SOURCE_MEMORY );
|
|
|
|
OUTREG(DP_WRITE_MSK, 0xffffffff);
|
|
|
|
OUTREG(DP_CNTL, (xdir>=0 ? DST_X_LEFT_TO_RIGHT : 0)
|
|
|
|
| (ydir>=0 ? DST_Y_TOP_TO_BOTTOM : 0));
|
|
|
|
|
|
|
|
radeon_fifo_wait(2);
|
radeonfb: fix accel engine hangs
Some chips appear to have the 2D engine hang during screen redraw,
typically in a sequence of copyarea operations. This appear to be
solved by adding a flush of the engine destination pixel cache
and waiting for the engine to be idle before issuing the accel
operation. The performance impact seems to be fairly small.
Here is a trace on an RV370 (PCI device ID 0x5b64), it records the
RBBM_STATUS register, then the source x/y, destination x/y, and
width/height used for the copy:
----------------------------------------
radeonfb_prim_copyarea: STATUS[00000140] src[210:70] dst[210:60] wh[a0:10]
radeonfb_prim_copyarea: STATUS[00000140] src[2b8:70] dst[2b8:60] wh[88:10]
radeonfb_prim_copyarea: STATUS[00000140] src[348:70] dst[348:60] wh[40:10]
radeonfb_prim_copyarea: STATUS[80020140] src[390:70] dst[390:60] wh[88:10]
radeonfb_prim_copyarea: STATUS[8002613f] src[40:80] dst[40:70] wh[28:10]
radeonfb_prim_copyarea: STATUS[80026139] src[a8:80] dst[a8:70] wh[38:10]
radeonfb_prim_copyarea: STATUS[80026133] src[e8:80] dst[e8:70] wh[80:10]
radeonfb_prim_copyarea: STATUS[8002612d] src[170:80] dst[170:70] wh[30:10]
radeonfb_prim_copyarea: STATUS[80026127] src[1a8:80] dst[1a8:70] wh[8:10]
radeonfb_prim_copyarea: STATUS[80026121] src[1b8:80] dst[1b8:70] wh[88:10]
radeonfb_prim_copyarea: STATUS[8002611b] src[248:80] dst[248:70] wh[68:10]
----------------------------------------
When things are going fine the copies complete before the next ROP is
even issued, but all of a sudden the 2D unit becomes active (bit 17 in
RBBM_STATUS) and the FIFO retry (bit 13) and FIFO pipeline busy (bit
14) are set as well. The FIFO begins to backup until it becomes full.
What happens next is the radeon_fifo_wait() times out, and we access
the chip illegally leading to a bus error which usually wedges the
box. None of this makes it to the console screen, of course :-)
radeon_fifo_wait() should be modified to reset the accelerator when
this timeout happens instead of programming the chip anyways.
----------------------------------------
radeonfb: FIFO Timeout !
ERROR(0): Cheetah error trap taken afsr[0010080005000000] afar[000007f900800e40] TL1(0)
ERROR(0): TPC[595114] TNPC[595118] O7[459788] TSTATE[11009601]
ERROR(0): TPC<radeonfb_copyarea+0xfc/0x248>
ERROR(0): M_SYND(0), E_SYND(0), Privileged
ERROR(0): Highest priority error (0000080000000000) "Bus error response from system bus"
ERROR(0): D-cache idx[0] tag[0000000000000000] utag[0000000000000000] stag[0000000000000000]
ERROR(0): D-cache data0[0000000000000000] data1[0000000000000000] data2[0000000000000000] data3[0000000000000000]
ERROR(0): I-cache idx[0] tag[0000000000000000] utag[0000000000000000] stag[0000000000000000] u[0000000000000000] l[00\
ERROR(0): I-cache INSN0[0000000000000000] INSN1[0000000000000000] INSN2[0000000000000000] INSN3[0000000000000000]
ERROR(0): I-cache INSN4[0000000000000000] INSN5[0000000000000000] INSN6[0000000000000000] INSN7[0000000000000000]
ERROR(0): E-cache idx[800e40] tag[000000000e049f4c]
ERROR(0): E-cache data0[fffff8127d300180] data1[00000000004b5384] data2[0000000000000000] data3[0000000000000000]
Ker:xnel panic - not syncing: Irrecoverable deferred error trap.
----------------------------------------
Another quirk is that these copyarea calls will not happen until the
first drivers/char/vt.c:redraw_screen() occurs. This will only happen
if you 1) VC switch or 2) run "consolechars" or 3) unblank the screen.
This seems to happen because until a redraw_screen() the screen scrolling
method used by fbcon is not finalized yet. I've seen this with other fb
drivers too.
So if all you do is boot straight into X you will never see this bug on
the relevant chips.
Signed-off-by: David S. Miller <davem@davemloft.net>
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: <stable@kernel.org> [2.6.25.x, 2.6.26.x]
Signed-off-by: Andrew Morton <akpm@linux-foundation.org>
Signed-off-by: Linus Torvalds <torvalds@linux-foundation.org>
2008-08-13 02:08:51 +04:00
|
|
|
OUTREG(DSTCACHE_CTLSTAT, RB2D_DC_FLUSH_ALL);
|
|
|
|
OUTREG(WAIT_UNTIL, (WAIT_2D_IDLECLEAN | WAIT_DMA_GUI_IDLE));
|
2008-12-10 20:26:17 +03:00
|
|
|
|
|
|
|
radeon_fifo_wait(3);
|
2005-04-17 02:20:36 +04:00
|
|
|
OUTREG(SRC_Y_X, (sy << 16) | sx);
|
|
|
|
OUTREG(DST_Y_X, (dy << 16) | dx);
|
|
|
|
OUTREG(DST_HEIGHT_WIDTH, (h << 16) | w);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
void radeonfb_copyarea(struct fb_info *info, const struct fb_copyarea *area)
|
|
|
|
{
|
|
|
|
struct radeonfb_info *rinfo = info->par;
|
|
|
|
struct fb_copyarea modded;
|
|
|
|
u32 vxres, vyres;
|
|
|
|
modded.sx = area->sx;
|
|
|
|
modded.sy = area->sy;
|
|
|
|
modded.dx = area->dx;
|
|
|
|
modded.dy = area->dy;
|
|
|
|
modded.width = area->width;
|
|
|
|
modded.height = area->height;
|
|
|
|
|
2008-12-10 20:26:17 +03:00
|
|
|
if (info->state != FBINFO_STATE_RUNNING)
|
2005-04-17 02:20:36 +04:00
|
|
|
return;
|
|
|
|
if (info->flags & FBINFO_HWACCEL_DISABLED) {
|
|
|
|
cfb_copyarea(info, area);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2008-12-10 20:26:17 +03:00
|
|
|
radeon_fixup_offset(rinfo);
|
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
vxres = info->var.xres_virtual;
|
|
|
|
vyres = info->var.yres_virtual;
|
|
|
|
|
|
|
|
if(!modded.width || !modded.height ||
|
|
|
|
modded.sx >= vxres || modded.sy >= vyres ||
|
|
|
|
modded.dx >= vxres || modded.dy >= vyres)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if(modded.sx + modded.width > vxres) modded.width = vxres - modded.sx;
|
|
|
|
if(modded.dx + modded.width > vxres) modded.width = vxres - modded.dx;
|
|
|
|
if(modded.sy + modded.height > vyres) modded.height = vyres - modded.sy;
|
|
|
|
if(modded.dy + modded.height > vyres) modded.height = vyres - modded.dy;
|
|
|
|
|
|
|
|
radeonfb_prim_copyarea(rinfo, &modded);
|
|
|
|
}
|
|
|
|
|
|
|
|
void radeonfb_imageblit(struct fb_info *info, const struct fb_image *image)
|
|
|
|
{
|
|
|
|
struct radeonfb_info *rinfo = info->par;
|
|
|
|
|
2008-12-10 20:26:17 +03:00
|
|
|
if (info->state != FBINFO_STATE_RUNNING)
|
2005-04-17 02:20:36 +04:00
|
|
|
return;
|
2008-12-10 20:26:17 +03:00
|
|
|
radeon_engine_idle();
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
cfb_imageblit(info, image);
|
|
|
|
}
|
|
|
|
|
|
|
|
int radeonfb_sync(struct fb_info *info)
|
|
|
|
{
|
|
|
|
struct radeonfb_info *rinfo = info->par;
|
|
|
|
|
|
|
|
if (info->state != FBINFO_STATE_RUNNING)
|
|
|
|
return 0;
|
2008-12-10 20:26:17 +03:00
|
|
|
radeon_engine_idle();
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void radeonfb_engine_reset(struct radeonfb_info *rinfo)
|
|
|
|
{
|
|
|
|
u32 clock_cntl_index, mclk_cntl, rbbm_soft_reset;
|
|
|
|
u32 host_path_cntl;
|
|
|
|
|
|
|
|
radeon_engine_flush (rinfo);
|
|
|
|
|
|
|
|
clock_cntl_index = INREG(CLOCK_CNTL_INDEX);
|
|
|
|
mclk_cntl = INPLL(MCLK_CNTL);
|
|
|
|
|
|
|
|
OUTPLL(MCLK_CNTL, (mclk_cntl |
|
|
|
|
FORCEON_MCLKA |
|
|
|
|
FORCEON_MCLKB |
|
|
|
|
FORCEON_YCLKA |
|
|
|
|
FORCEON_YCLKB |
|
|
|
|
FORCEON_MC |
|
|
|
|
FORCEON_AIC));
|
|
|
|
|
|
|
|
host_path_cntl = INREG(HOST_PATH_CNTL);
|
|
|
|
rbbm_soft_reset = INREG(RBBM_SOFT_RESET);
|
|
|
|
|
2008-10-16 09:03:44 +04:00
|
|
|
if (IS_R300_VARIANT(rinfo)) {
|
2005-04-17 02:20:36 +04:00
|
|
|
u32 tmp;
|
|
|
|
|
|
|
|
OUTREG(RBBM_SOFT_RESET, (rbbm_soft_reset |
|
|
|
|
SOFT_RESET_CP |
|
|
|
|
SOFT_RESET_HI |
|
|
|
|
SOFT_RESET_E2));
|
|
|
|
INREG(RBBM_SOFT_RESET);
|
|
|
|
OUTREG(RBBM_SOFT_RESET, 0);
|
|
|
|
tmp = INREG(RB2D_DSTCACHE_MODE);
|
|
|
|
OUTREG(RB2D_DSTCACHE_MODE, tmp | (1 << 17)); /* FIXME */
|
|
|
|
} else {
|
|
|
|
OUTREG(RBBM_SOFT_RESET, rbbm_soft_reset |
|
|
|
|
SOFT_RESET_CP |
|
|
|
|
SOFT_RESET_HI |
|
|
|
|
SOFT_RESET_SE |
|
|
|
|
SOFT_RESET_RE |
|
|
|
|
SOFT_RESET_PP |
|
|
|
|
SOFT_RESET_E2 |
|
|
|
|
SOFT_RESET_RB);
|
|
|
|
INREG(RBBM_SOFT_RESET);
|
|
|
|
OUTREG(RBBM_SOFT_RESET, rbbm_soft_reset & (u32)
|
|
|
|
~(SOFT_RESET_CP |
|
|
|
|
SOFT_RESET_HI |
|
|
|
|
SOFT_RESET_SE |
|
|
|
|
SOFT_RESET_RE |
|
|
|
|
SOFT_RESET_PP |
|
|
|
|
SOFT_RESET_E2 |
|
|
|
|
SOFT_RESET_RB));
|
|
|
|
INREG(RBBM_SOFT_RESET);
|
|
|
|
}
|
|
|
|
|
|
|
|
OUTREG(HOST_PATH_CNTL, host_path_cntl | HDP_SOFT_RESET);
|
|
|
|
INREG(HOST_PATH_CNTL);
|
|
|
|
OUTREG(HOST_PATH_CNTL, host_path_cntl);
|
|
|
|
|
2008-10-16 09:03:44 +04:00
|
|
|
if (!IS_R300_VARIANT(rinfo))
|
2005-04-17 02:20:36 +04:00
|
|
|
OUTREG(RBBM_SOFT_RESET, rbbm_soft_reset);
|
|
|
|
|
|
|
|
OUTREG(CLOCK_CNTL_INDEX, clock_cntl_index);
|
|
|
|
OUTPLL(MCLK_CNTL, mclk_cntl);
|
|
|
|
}
|
|
|
|
|
|
|
|
void radeonfb_engine_init (struct radeonfb_info *rinfo)
|
|
|
|
{
|
|
|
|
unsigned long temp;
|
|
|
|
|
|
|
|
/* disable 3D engine */
|
|
|
|
OUTREG(RB3D_CNTL, 0);
|
|
|
|
|
|
|
|
radeonfb_engine_reset(rinfo);
|
|
|
|
|
2008-12-10 20:26:17 +03:00
|
|
|
radeon_fifo_wait (1);
|
2008-10-16 09:03:44 +04:00
|
|
|
if (IS_R300_VARIANT(rinfo)) {
|
|
|
|
OUTREG(RB2D_DSTCACHE_MODE, INREG(RB2D_DSTCACHE_MODE) |
|
|
|
|
RB2D_DC_AUTOFLUSH_ENABLE |
|
|
|
|
RB2D_DC_DC_DISABLE_IGNORE_PE);
|
|
|
|
} else {
|
|
|
|
/* This needs to be double checked with ATI. Latest X driver
|
|
|
|
* completely "forgets" to set this register on < r3xx, and
|
|
|
|
* we used to just write 0 there... I'll keep the 0 and update
|
|
|
|
* that when we have sorted things out on X side.
|
|
|
|
*/
|
2005-04-17 02:20:36 +04:00
|
|
|
OUTREG(RB2D_DSTCACHE_MODE, 0);
|
2008-10-16 09:03:44 +04:00
|
|
|
}
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-12-10 20:26:17 +03:00
|
|
|
radeon_fifo_wait (3);
|
2005-04-17 02:20:36 +04:00
|
|
|
/* We re-read MC_FB_LOCATION from card as it can have been
|
|
|
|
* modified by XFree drivers (ouch !)
|
|
|
|
*/
|
|
|
|
rinfo->fb_local_base = INREG(MC_FB_LOCATION) << 16;
|
|
|
|
|
|
|
|
OUTREG(DEFAULT_PITCH_OFFSET, (rinfo->pitch << 0x16) |
|
|
|
|
(rinfo->fb_local_base >> 10));
|
|
|
|
OUTREG(DST_PITCH_OFFSET, (rinfo->pitch << 0x16) | (rinfo->fb_local_base >> 10));
|
|
|
|
OUTREG(SRC_PITCH_OFFSET, (rinfo->pitch << 0x16) | (rinfo->fb_local_base >> 10));
|
|
|
|
|
2008-12-10 20:26:17 +03:00
|
|
|
radeon_fifo_wait (1);
|
|
|
|
#if defined(__BIG_ENDIAN)
|
2005-04-17 02:20:36 +04:00
|
|
|
OUTREGP(DP_DATATYPE, HOST_BIG_ENDIAN_EN, ~HOST_BIG_ENDIAN_EN);
|
|
|
|
#else
|
|
|
|
OUTREGP(DP_DATATYPE, 0, ~HOST_BIG_ENDIAN_EN);
|
|
|
|
#endif
|
2008-12-10 20:26:17 +03:00
|
|
|
radeon_fifo_wait (2);
|
2005-04-17 02:20:36 +04:00
|
|
|
OUTREG(DEFAULT_SC_TOP_LEFT, 0);
|
|
|
|
OUTREG(DEFAULT_SC_BOTTOM_RIGHT, (DEFAULT_SC_RIGHT_MAX |
|
|
|
|
DEFAULT_SC_BOTTOM_MAX));
|
|
|
|
|
|
|
|
temp = radeon_get_dstbpp(rinfo->depth);
|
2008-12-10 20:26:17 +03:00
|
|
|
rinfo->dp_gui_master_cntl = ((temp << 8) | GMC_CLR_CMP_CNTL_DIS);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-12-10 20:26:17 +03:00
|
|
|
radeon_fifo_wait (1);
|
|
|
|
OUTREG(DP_GUI_MASTER_CNTL, (rinfo->dp_gui_master_cntl |
|
|
|
|
GMC_BRUSH_SOLID_COLOR |
|
|
|
|
GMC_SRC_DATATYPE_COLOR));
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2008-12-10 20:26:17 +03:00
|
|
|
radeon_fifo_wait (7);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
/* clear line drawing regs */
|
|
|
|
OUTREG(DST_LINE_START, 0);
|
|
|
|
OUTREG(DST_LINE_END, 0);
|
|
|
|
|
2008-12-10 20:26:17 +03:00
|
|
|
/* set brush color regs */
|
|
|
|
OUTREG(DP_BRUSH_FRGD_CLR, 0xffffffff);
|
|
|
|
OUTREG(DP_BRUSH_BKGD_CLR, 0x00000000);
|
|
|
|
|
|
|
|
/* set source color regs */
|
|
|
|
OUTREG(DP_SRC_FRGD_CLR, 0xffffffff);
|
|
|
|
OUTREG(DP_SRC_BKGD_CLR, 0x00000000);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
|
|
|
/* default write mask */
|
|
|
|
OUTREG(DP_WRITE_MSK, 0xffffffff);
|
|
|
|
|
2008-12-10 20:26:17 +03:00
|
|
|
radeon_engine_idle ();
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|