2009-11-20 15:22:21 +03:00
|
|
|
/*
|
2010-10-13 13:13:21 +04:00
|
|
|
* Copyright (C) 2009-2010 Advanced Micro Devices, Inc.
|
2015-02-04 18:12:55 +03:00
|
|
|
* Author: Joerg Roedel <jroedel@suse.de>
|
2009-11-20 15:22:21 +03:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License version 2 as published
|
|
|
|
* by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _ASM_X86_AMD_IOMMU_PROTO_H
|
|
|
|
#define _ASM_X86_AMD_IOMMU_PROTO_H
|
|
|
|
|
2011-06-14 18:44:25 +04:00
|
|
|
#include "amd_iommu_types.h"
|
2009-11-20 15:22:21 +03:00
|
|
|
|
|
|
|
extern int amd_iommu_init_dma_ops(void);
|
|
|
|
extern int amd_iommu_init_passthrough(void);
|
2011-05-10 12:50:42 +04:00
|
|
|
extern irqreturn_t amd_iommu_int_thread(int irq, void *data);
|
2009-11-20 15:22:21 +03:00
|
|
|
extern irqreturn_t amd_iommu_int_handler(int irq, void *data);
|
|
|
|
extern void amd_iommu_apply_erratum_63(u16 devid);
|
|
|
|
extern void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu);
|
2009-12-10 13:03:39 +03:00
|
|
|
extern int amd_iommu_init_devices(void);
|
|
|
|
extern void amd_iommu_uninit_devices(void);
|
2009-12-10 13:12:25 +03:00
|
|
|
extern void amd_iommu_init_notifier(void);
|
2015-05-28 19:41:45 +03:00
|
|
|
extern int amd_iommu_init_api(void);
|
2011-11-28 18:11:02 +04:00
|
|
|
|
2012-06-26 18:46:04 +04:00
|
|
|
/* Needed for interrupt remapping */
|
|
|
|
extern int amd_iommu_prepare(void);
|
|
|
|
extern int amd_iommu_enable(void);
|
|
|
|
extern void amd_iommu_disable(void);
|
|
|
|
extern int amd_iommu_reenable(int);
|
|
|
|
extern int amd_iommu_enable_faulting(void);
|
|
|
|
|
2011-11-10 22:13:51 +04:00
|
|
|
/* IOMMUv2 specific functions */
|
2011-11-17 17:18:46 +04:00
|
|
|
struct iommu_domain;
|
|
|
|
|
2011-11-28 18:11:02 +04:00
|
|
|
extern bool amd_iommu_v2_supported(void);
|
2011-11-10 22:13:51 +04:00
|
|
|
extern int amd_iommu_register_ppr_notifier(struct notifier_block *nb);
|
|
|
|
extern int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb);
|
2011-11-17 17:18:46 +04:00
|
|
|
extern void amd_iommu_domain_direct_map(struct iommu_domain *dom);
|
2011-11-17 20:24:28 +04:00
|
|
|
extern int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids);
|
2011-11-21 18:59:08 +04:00
|
|
|
extern int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
|
|
|
|
u64 address);
|
|
|
|
extern int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid);
|
2011-11-21 19:50:23 +04:00
|
|
|
extern int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
|
|
|
|
unsigned long cr3);
|
|
|
|
extern int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid);
|
2011-11-23 15:36:25 +04:00
|
|
|
extern struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev);
|
2011-11-21 19:50:23 +04:00
|
|
|
|
2013-06-06 01:11:48 +04:00
|
|
|
/* IOMMU Performance Counter functions */
|
|
|
|
extern bool amd_iommu_pc_supported(void);
|
|
|
|
extern u8 amd_iommu_pc_get_max_banks(u16 devid);
|
|
|
|
extern u8 amd_iommu_pc_get_max_counters(u16 devid);
|
|
|
|
extern int amd_iommu_pc_get_set_reg_val(u16 devid, u8 bank, u8 cntr, u8 fxn,
|
|
|
|
u64 *value, bool is_write);
|
|
|
|
|
2015-04-13 09:11:33 +03:00
|
|
|
#ifdef CONFIG_IRQ_REMAP
|
|
|
|
extern int amd_iommu_create_irq_domain(struct amd_iommu *iommu);
|
|
|
|
#else
|
|
|
|
static inline int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2011-11-21 21:19:25 +04:00
|
|
|
#define PPR_SUCCESS 0x0
|
|
|
|
#define PPR_INVALID 0x1
|
|
|
|
#define PPR_FAILURE 0xf
|
|
|
|
|
|
|
|
extern int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
|
|
|
|
int status, int tag);
|
2011-11-28 18:11:02 +04:00
|
|
|
|
2009-11-20 15:22:21 +03:00
|
|
|
#ifndef CONFIG_AMD_IOMMU_STATS
|
|
|
|
|
|
|
|
static inline void amd_iommu_stats_init(void) { }
|
|
|
|
|
|
|
|
#endif /* !CONFIG_AMD_IOMMU_STATS */
|
|
|
|
|
2010-09-23 17:15:19 +04:00
|
|
|
static inline bool is_rd890_iommu(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
return (pdev->vendor == PCI_VENDOR_ID_ATI) &&
|
|
|
|
(pdev->device == PCI_DEVICE_ID_RD890_IOMMU);
|
|
|
|
}
|
|
|
|
|
2011-04-11 13:03:18 +04:00
|
|
|
static inline bool iommu_feature(struct amd_iommu *iommu, u64 f)
|
|
|
|
{
|
|
|
|
if (!(iommu->cap & (1 << IOMMU_CAP_EFR)))
|
|
|
|
return false;
|
|
|
|
|
|
|
|
return !!(iommu->features & f);
|
|
|
|
}
|
|
|
|
|
2009-11-20 15:22:21 +03:00
|
|
|
#endif /* _ASM_X86_AMD_IOMMU_PROTO_H */
|