2011-06-07 19:02:55 +04:00
|
|
|
/*
|
|
|
|
* Copyright 2010-2011 Calxeda, Inc.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms and conditions of the GNU General Public License,
|
|
|
|
* version 2, as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/clkdev.h>
|
2013-04-11 03:27:51 +04:00
|
|
|
#include <linux/clocksource.h>
|
2012-08-21 14:31:06 +04:00
|
|
|
#include <linux/dma-mapping.h>
|
2013-12-04 21:05:17 +04:00
|
|
|
#include <linux/input.h>
|
2011-06-07 19:02:55 +04:00
|
|
|
#include <linux/io.h>
|
2012-11-06 02:18:28 +04:00
|
|
|
#include <linux/irqchip.h>
|
2013-12-04 21:05:17 +04:00
|
|
|
#include <linux/mailbox.h>
|
2011-06-07 19:02:55 +04:00
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/of_irq.h>
|
|
|
|
#include <linux/of_platform.h>
|
|
|
|
#include <linux/of_address.h>
|
2013-12-04 21:05:17 +04:00
|
|
|
#include <linux/reboot.h>
|
2012-08-21 14:31:06 +04:00
|
|
|
#include <linux/amba/bus.h>
|
2013-09-27 14:47:45 +04:00
|
|
|
#include <linux/platform_device.h>
|
2011-06-07 19:02:55 +04:00
|
|
|
|
2013-09-27 05:02:51 +04:00
|
|
|
#include <asm/psci.h>
|
2011-06-07 19:02:55 +04:00
|
|
|
#include <asm/hardware/cache-l2x0.h>
|
|
|
|
#include <asm/mach/arch.h>
|
2012-10-28 00:38:22 +04:00
|
|
|
#include <asm/mach/map.h>
|
2011-06-07 19:02:55 +04:00
|
|
|
|
|
|
|
#include "core.h"
|
|
|
|
#include "sysregs.h"
|
|
|
|
|
|
|
|
void __iomem *sregs_base;
|
2012-10-25 21:13:47 +04:00
|
|
|
void __iomem *scu_base_addr;
|
2011-06-07 19:02:55 +04:00
|
|
|
|
|
|
|
static void __init highbank_scu_map_io(void)
|
|
|
|
{
|
|
|
|
unsigned long base;
|
|
|
|
|
|
|
|
/* Get SCU base */
|
|
|
|
asm("mrc p15, 4, %0, c15, c0, 0" : "=r" (base));
|
|
|
|
|
2012-10-25 21:13:47 +04:00
|
|
|
scu_base_addr = ioremap(base, SZ_4K);
|
2011-06-07 19:02:55 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
|
2014-03-16 21:53:23 +04:00
|
|
|
static void highbank_l2c310_write_sec(unsigned long val, unsigned reg)
|
2012-06-07 02:20:10 +04:00
|
|
|
{
|
2014-03-16 21:53:23 +04:00
|
|
|
if (reg == L2X0_CTRL)
|
|
|
|
highbank_smc1(0x102, val);
|
|
|
|
else
|
|
|
|
WARN_ONCE(1, "Highbank L2C310: ignoring write to reg 0x%x\n",
|
|
|
|
reg);
|
2012-06-07 02:20:10 +04:00
|
|
|
}
|
|
|
|
|
2011-06-07 19:02:55 +04:00
|
|
|
static void __init highbank_init_irq(void)
|
|
|
|
{
|
2012-11-06 02:18:28 +04:00
|
|
|
irqchip_init();
|
2012-06-07 02:20:10 +04:00
|
|
|
|
2012-10-25 21:13:47 +04:00
|
|
|
if (of_find_compatible_node(NULL, NULL, "arm,cortex-a9"))
|
|
|
|
highbank_scu_map_io();
|
|
|
|
|
2012-06-07 02:20:10 +04:00
|
|
|
/* Enable PL310 L2 Cache controller */
|
2014-03-18 02:42:48 +04:00
|
|
|
if (IS_ENABLED(CONFIG_CACHE_L2X0)) {
|
2014-03-16 21:53:23 +04:00
|
|
|
outer_cache.write_sec = highbank_l2c310_write_sec;
|
2014-03-19 16:50:53 +04:00
|
|
|
l2x0_of_init(0, ~0);
|
2013-08-18 05:10:28 +04:00
|
|
|
}
|
2011-06-07 19:02:55 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static void highbank_power_off(void)
|
|
|
|
{
|
2012-12-30 20:15:04 +04:00
|
|
|
highbank_set_pwr_shutdown();
|
2011-06-07 19:02:55 +04:00
|
|
|
|
|
|
|
while (1)
|
|
|
|
cpu_do_idle();
|
|
|
|
}
|
|
|
|
|
2012-08-21 14:31:06 +04:00
|
|
|
static int highbank_platform_notifier(struct notifier_block *nb,
|
|
|
|
unsigned long event, void *__dev)
|
|
|
|
{
|
|
|
|
struct resource *res;
|
|
|
|
int reg = -1;
|
2013-07-21 23:53:37 +04:00
|
|
|
u32 val;
|
2012-08-21 14:31:06 +04:00
|
|
|
struct device *dev = __dev;
|
|
|
|
|
|
|
|
if (event != BUS_NOTIFY_ADD_DEVICE)
|
|
|
|
return NOTIFY_DONE;
|
|
|
|
|
|
|
|
if (of_device_is_compatible(dev->of_node, "calxeda,hb-ahci"))
|
|
|
|
reg = 0xc;
|
|
|
|
else if (of_device_is_compatible(dev->of_node, "calxeda,hb-sdhci"))
|
|
|
|
reg = 0x18;
|
|
|
|
else if (of_device_is_compatible(dev->of_node, "arm,pl330"))
|
|
|
|
reg = 0x20;
|
|
|
|
else if (of_device_is_compatible(dev->of_node, "calxeda,hb-xgmac")) {
|
|
|
|
res = platform_get_resource(to_platform_device(dev),
|
|
|
|
IORESOURCE_MEM, 0);
|
|
|
|
if (res) {
|
|
|
|
if (res->start == 0xfff50000)
|
|
|
|
reg = 0;
|
|
|
|
else if (res->start == 0xfff51000)
|
|
|
|
reg = 4;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (reg < 0)
|
|
|
|
return NOTIFY_DONE;
|
|
|
|
|
|
|
|
if (of_property_read_bool(dev->of_node, "dma-coherent")) {
|
2013-07-21 23:53:37 +04:00
|
|
|
val = readl(sregs_base + reg);
|
|
|
|
writel(val | 0xff01, sregs_base + reg);
|
2012-08-21 14:31:06 +04:00
|
|
|
set_dma_ops(dev, &arm_coherent_dma_ops);
|
2013-07-21 23:53:37 +04:00
|
|
|
}
|
2012-08-21 14:31:06 +04:00
|
|
|
|
|
|
|
return NOTIFY_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct notifier_block highbank_amba_nb = {
|
|
|
|
.notifier_call = highbank_platform_notifier,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct notifier_block highbank_platform_nb = {
|
|
|
|
.notifier_call = highbank_platform_notifier,
|
|
|
|
};
|
|
|
|
|
2013-09-27 14:47:45 +04:00
|
|
|
static struct platform_device highbank_cpuidle_device = {
|
|
|
|
.name = "cpuidle-calxeda",
|
|
|
|
};
|
|
|
|
|
2013-12-04 21:05:17 +04:00
|
|
|
static int hb_keys_notifier(struct notifier_block *nb, unsigned long event, void *data)
|
|
|
|
{
|
|
|
|
u32 key = *(u32 *)data;
|
|
|
|
|
|
|
|
if (event != 0x1000)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
if (key == KEY_POWER)
|
|
|
|
orderly_poweroff(false);
|
|
|
|
else if (key == 0xffff)
|
|
|
|
ctrl_alt_del();
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
static struct notifier_block hb_keys_nb = {
|
|
|
|
.notifier_call = hb_keys_notifier,
|
|
|
|
};
|
|
|
|
|
2011-06-07 19:02:55 +04:00
|
|
|
static void __init highbank_init(void)
|
|
|
|
{
|
2013-08-27 16:42:06 +04:00
|
|
|
struct device_node *np;
|
|
|
|
|
|
|
|
/* Map system registers */
|
|
|
|
np = of_find_compatible_node(NULL, NULL, "calxeda,hb-sregs");
|
|
|
|
sregs_base = of_iomap(np, 0);
|
|
|
|
WARN_ON(!sregs_base);
|
|
|
|
|
2011-06-07 19:02:55 +04:00
|
|
|
pm_power_off = highbank_power_off;
|
2012-09-17 18:55:12 +04:00
|
|
|
highbank_pm_init();
|
2011-06-07 19:02:55 +04:00
|
|
|
|
2012-08-21 14:31:06 +04:00
|
|
|
bus_register_notifier(&platform_bus_type, &highbank_platform_nb);
|
|
|
|
bus_register_notifier(&amba_bustype, &highbank_amba_nb);
|
|
|
|
|
2013-12-04 21:05:17 +04:00
|
|
|
pl320_ipc_register_notifier(&hb_keys_nb);
|
|
|
|
|
2011-06-07 19:02:55 +04:00
|
|
|
of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
|
2013-09-27 14:47:45 +04:00
|
|
|
|
2013-02-27 02:05:46 +04:00
|
|
|
if (psci_ops.cpu_suspend)
|
2013-09-27 14:47:45 +04:00
|
|
|
platform_device_register(&highbank_cpuidle_device);
|
2011-06-07 19:02:55 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static const char *highbank_match[] __initconst = {
|
|
|
|
"calxeda,highbank",
|
2012-10-25 21:19:52 +04:00
|
|
|
"calxeda,ecx-2000",
|
2011-06-07 19:02:55 +04:00
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
|
|
|
DT_MACHINE_START(HIGHBANK, "Highbank")
|
2013-08-02 00:50:55 +04:00
|
|
|
#if defined(CONFIG_ZONE_DMA) && defined(CONFIG_ARM_LPAE)
|
|
|
|
.dma_zone_size = (4ULL * SZ_1G),
|
|
|
|
#endif
|
2011-06-07 19:02:55 +04:00
|
|
|
.init_irq = highbank_init_irq,
|
|
|
|
.init_machine = highbank_init,
|
|
|
|
.dt_compat = highbank_match,
|
2011-11-05 15:16:05 +04:00
|
|
|
.restart = highbank_restart,
|
2011-06-07 19:02:55 +04:00
|
|
|
MACHINE_END
|