2011-07-20 03:26:54 +04:00
|
|
|
/*
|
|
|
|
* nVidia Tegra device tree board support
|
|
|
|
*
|
|
|
|
* Copyright (C) 2010 Secret Lab Technologies, Ltd.
|
|
|
|
* Copyright (C) 2010 Google, Inc.
|
|
|
|
*
|
|
|
|
* This software is licensed under the terms of the GNU General Public
|
|
|
|
* License version 2, as published by the Free Software Foundation, and
|
|
|
|
* may be copied, distributed, and modified under those terms.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/serial_8250.h>
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/dma-mapping.h>
|
|
|
|
#include <linux/irqdomain.h>
|
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/of_address.h>
|
|
|
|
#include <linux/of_fdt.h>
|
|
|
|
#include <linux/of_irq.h>
|
|
|
|
#include <linux/of_platform.h>
|
|
|
|
#include <linux/pda_power.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/i2c.h>
|
|
|
|
#include <linux/i2c-tegra.h>
|
|
|
|
|
2011-09-06 13:23:45 +04:00
|
|
|
#include <asm/hardware/gic.h>
|
2011-07-20 03:26:54 +04:00
|
|
|
#include <asm/mach-types.h>
|
|
|
|
#include <asm/mach/arch.h>
|
|
|
|
#include <asm/mach/time.h>
|
|
|
|
#include <asm/setup.h>
|
|
|
|
|
|
|
|
#include <mach/iomap.h>
|
|
|
|
#include <mach/irqs.h>
|
|
|
|
|
|
|
|
#include "board.h"
|
|
|
|
#include "clock.h"
|
|
|
|
#include "devices.h"
|
|
|
|
|
|
|
|
struct of_dev_auxdata tegra20_auxdata_lookup[] __initdata = {
|
|
|
|
OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC1_BASE, "sdhci-tegra.0", NULL),
|
|
|
|
OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC2_BASE, "sdhci-tegra.1", NULL),
|
|
|
|
OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC3_BASE, "sdhci-tegra.2", NULL),
|
|
|
|
OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC4_BASE, "sdhci-tegra.3", NULL),
|
|
|
|
OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C_BASE, "tegra-i2c.0", NULL),
|
|
|
|
OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C2_BASE, "tegra-i2c.1", NULL),
|
|
|
|
OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C3_BASE, "tegra-i2c.2", NULL),
|
2011-12-18 10:29:31 +04:00
|
|
|
OF_DEV_AUXDATA("nvidia,tegra20-i2c-dvc", TEGRA_DVC_BASE, "tegra-i2c.3", NULL),
|
2012-04-06 20:30:52 +04:00
|
|
|
OF_DEV_AUXDATA("nvidia,tegra20-i2s", TEGRA_I2S1_BASE, "tegra20-i2s.0", NULL),
|
|
|
|
OF_DEV_AUXDATA("nvidia,tegra20-i2s", TEGRA_I2S2_BASE, "tegra20-i2s.1", NULL),
|
|
|
|
OF_DEV_AUXDATA("nvidia,tegra20-das", TEGRA_APB_MISC_DAS_BASE, "tegra20-das", NULL),
|
2011-11-04 13:12:40 +04:00
|
|
|
OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB_BASE, "tegra-ehci.0",
|
2012-03-19 23:57:13 +04:00
|
|
|
&tegra_ehci1_pdata),
|
2011-11-04 13:12:40 +04:00
|
|
|
OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB2_BASE, "tegra-ehci.1",
|
2012-03-19 23:57:13 +04:00
|
|
|
&tegra_ehci2_pdata),
|
2011-11-04 13:12:40 +04:00
|
|
|
OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB3_BASE, "tegra-ehci.2",
|
2012-03-19 23:57:13 +04:00
|
|
|
&tegra_ehci3_pdata),
|
2012-07-30 20:22:37 +04:00
|
|
|
OF_DEV_AUXDATA("nvidia,tegra20-apbdma", TEGRA_APB_DMA_BASE, "tegra-apbdma", NULL),
|
2011-12-21 11:04:13 +04:00
|
|
|
OF_DEV_AUXDATA("nvidia,tegra20-pwm", TEGRA_PWFM_BASE, "tegra-pwm", NULL),
|
2011-07-20 03:26:54 +04:00
|
|
|
{}
|
|
|
|
};
|
|
|
|
|
|
|
|
static __initdata struct tegra_clk_init_table tegra_dt_clk_init_table[] = {
|
|
|
|
/* name parent rate enabled */
|
2012-07-25 01:44:11 +04:00
|
|
|
{ "uarta", "pll_p", 216000000, true },
|
2011-07-20 03:26:54 +04:00
|
|
|
{ "uartd", "pll_p", 216000000, true },
|
2011-11-04 13:12:40 +04:00
|
|
|
{ "usbd", "clk_m", 12000000, false },
|
|
|
|
{ "usb2", "clk_m", 12000000, false },
|
|
|
|
{ "usb3", "clk_m", 12000000, false },
|
2011-12-08 02:13:42 +04:00
|
|
|
{ "pll_a", "pll_p_out1", 56448000, true },
|
|
|
|
{ "pll_a_out0", "pll_a", 11289600, true },
|
|
|
|
{ "cdev1", NULL, 0, true },
|
|
|
|
{ "i2s1", "pll_a_out0", 11289600, false},
|
|
|
|
{ "i2s2", "pll_a_out0", 11289600, false},
|
2011-07-20 03:26:54 +04:00
|
|
|
{ NULL, NULL, 0, 0},
|
|
|
|
};
|
|
|
|
|
|
|
|
static void __init tegra_dt_init(void)
|
|
|
|
{
|
|
|
|
tegra_clk_init_from_table(tegra_dt_clk_init_table);
|
|
|
|
|
2011-12-17 02:12:32 +04:00
|
|
|
/*
|
|
|
|
* Finished with the static registrations now; fill in the missing
|
|
|
|
* devices
|
|
|
|
*/
|
2012-06-29 02:29:19 +04:00
|
|
|
of_platform_populate(NULL, of_default_bus_match_table,
|
2011-12-17 02:12:32 +04:00
|
|
|
tegra20_auxdata_lookup, NULL);
|
2011-07-20 03:26:54 +04:00
|
|
|
}
|
|
|
|
|
2012-05-02 23:43:26 +04:00
|
|
|
static void __init trimslice_init(void)
|
|
|
|
{
|
2012-08-04 00:55:36 +04:00
|
|
|
#ifdef CONFIG_TEGRA_PCI
|
2012-05-02 23:43:26 +04:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = tegra_pcie_init(true, true);
|
|
|
|
if (ret)
|
|
|
|
pr_err("tegra_pci_init() failed: %d\n", ret);
|
|
|
|
#endif
|
2012-08-04 00:55:36 +04:00
|
|
|
}
|
2012-05-02 23:43:26 +04:00
|
|
|
|
2012-05-03 01:47:12 +04:00
|
|
|
static void __init harmony_init(void)
|
|
|
|
{
|
ARM: dt: tegra: harmony: add regulators
Harmony uses a TPS6586x regulator. Instantiate this, and hook up a
couple of fixed GPIO-controlled regulators too.
Based on Ventana regulator patch by Stephen Warren <swarren@nvidia.com>
and converted to Harmony.
swarren made the following changes:
* Added ldo0 regulator configuration to device tree, and updated
board-harmony-pcie.c for the new regulator name.
* Fixed vdd_1v05's voltage from 10.5V to 1.05V.
* Modified board-harmony-pcie.c to obtain the en_vdd_1v05 GPIO number at
run-time from device tree instead of hard-coding it.
* Removed board-harmony{-power.c,.h} now that they're unused.
* Disabled vdd_1v05 regulator; the code in board-harmony-pcie.c hijacks
this GPIO for now. This will be fixed when the PCIe driver is re-
written as a driver. The code can't regulator_get("vdd_1v05") right
now, because the vdd_1v05 regulator's probe gets deferred due to its
supply being the PMIC, which gets probed after the regulator the first
time around, and this dependency is only resolved by repeated probing,
which happens when deferred_probe_initcall() is called, which happens
in a late initcall, whose runtime order relative to harmony_pcie_init()
is undefined, since that's also called from a late initcall.
* Removed unused harmony_pcie_initcall().
Signed-off-by: Laxman Dewangan <ldewangan@nvidia.com>
Signed-off-by: Stephen Warren <swarren@nvidia.com>
2012-08-17 00:59:59 +04:00
|
|
|
#ifdef CONFIG_TEGRA_PCI
|
2012-05-03 01:47:12 +04:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = harmony_pcie_init();
|
|
|
|
if (ret)
|
|
|
|
pr_err("harmony_pcie_init() failed: %d\n", ret);
|
|
|
|
#endif
|
2012-08-04 01:24:38 +04:00
|
|
|
}
|
2012-05-03 01:47:12 +04:00
|
|
|
|
2012-05-03 02:05:44 +04:00
|
|
|
static void __init paz00_init(void)
|
|
|
|
{
|
|
|
|
tegra_paz00_wifikill_init();
|
|
|
|
}
|
|
|
|
|
2012-05-02 23:43:26 +04:00
|
|
|
static struct {
|
|
|
|
char *machine;
|
|
|
|
void (*init)(void);
|
|
|
|
} board_init_funcs[] = {
|
|
|
|
{ "compulab,trimslice", trimslice_init },
|
2012-05-03 01:47:12 +04:00
|
|
|
{ "nvidia,harmony", harmony_init },
|
2012-05-03 02:05:44 +04:00
|
|
|
{ "compal,paz00", paz00_init },
|
2012-05-02 23:43:26 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
static void __init tegra_dt_init_late(void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
tegra_init_late();
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(board_init_funcs); i++) {
|
|
|
|
if (of_machine_is_compatible(board_init_funcs[i].machine)) {
|
|
|
|
board_init_funcs[i].init();
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-12-14 19:03:17 +04:00
|
|
|
static const char *tegra20_dt_board_compat[] = {
|
2012-02-28 05:26:16 +04:00
|
|
|
"nvidia,tegra20",
|
2011-07-20 03:26:54 +04:00
|
|
|
NULL
|
|
|
|
};
|
|
|
|
|
2011-12-14 19:03:17 +04:00
|
|
|
DT_MACHINE_START(TEGRA_DT, "nVidia Tegra20 (Flattened Device Tree)")
|
2011-07-20 03:26:54 +04:00
|
|
|
.map_io = tegra_map_common_io,
|
2011-12-14 19:03:17 +04:00
|
|
|
.init_early = tegra20_init_early,
|
2011-11-30 05:29:19 +04:00
|
|
|
.init_irq = tegra_dt_init_irq,
|
2011-09-06 13:23:45 +04:00
|
|
|
.handle_irq = gic_handle_irq,
|
2011-07-20 03:26:54 +04:00
|
|
|
.timer = &tegra_timer,
|
|
|
|
.init_machine = tegra_dt_init,
|
2012-05-02 23:43:26 +04:00
|
|
|
.init_late = tegra_dt_init_late,
|
2011-11-05 12:48:33 +04:00
|
|
|
.restart = tegra_assert_system_reset,
|
2011-12-14 19:03:17 +04:00
|
|
|
.dt_compat = tegra20_dt_board_compat,
|
2011-07-20 03:26:54 +04:00
|
|
|
MACHINE_END
|