Renesas RZ/G1M and RZ/G1E CPG Core Clock Definitions
Shared by clock drivers, and DTS files. -----BEGIN PGP SIGNATURE----- Version: GnuPG v1 iQIcBAABAgAGBQJYNYmtAAoJEEgEtLw/Ve779vQP/RFZKsVt50YSFTZxE8cMhBen /ASy/PrcJmd+AbhkyP6fS4M4GkryNu4E2JdlRxu0bbAc7dyRcqCB/YlE7AWVnGVI 9hlbROKxY+rWbZiYtTnqH4J6HoNheZn0U96GJSfNrwrncF8TNjjgUYfqPnqpcnUI L4ApF1XKGFeuOFVJviz2q5C2WKrqajMDmNyiuGSmuZLIE1QkVX3XuHZq1/D5hbix /MOkctrNlSkcfmFUBWiXpgY0uNli5QdRzzcqf6vpERxgPukTncixI6R5/pUB9TAp 4GdFQcHDjTbjPf9sGsqg0wNHMf5Vg/sLcFt18ocWad/ooh2++U/n8/TwnZhXcxZW DCCbrWz6l8KoP0ay6BJyzVxLsaqqzlIjPqvVo24VvB8PUpTtpnEDhEQiMPIwBlgi HTgVnOzJQAzNAkCPot7i+esDd3tCZnm7ZFTT5GzYp3SdEASZ75ZyBZnfStFrgyCO CSNKcLAWA9n7bR6mkgoOyZ2+V5NJycuWnpIAtc1428nvP0vntFnliffwQ+CWRUvo vLxLMtsc3MrMl2DvHPG0992Jm2UzaMeYKW/RsPB67mV5+PC5F/e7vM0AU9Ko74aO oH1FvV7vBHWLUWNvAmWLhR/tmE9tt5pLTuAsoprBUJ+40sY/o9RLkWO/1sB9169e DC5y40qcVHeDWCK/WHkR =vTIK -----END PGP SIGNATURE----- Merge tag 'rzg-clock-defs-tag1'; commit '538321bd9718'; commit '97ca8402997c' into dt-for-v4.10 Renesas RZ/G1M and RZ/G1E CPG Core Clock Definitions Shared by clock drivers, and DTS files.
This commit is contained in:
Коммит
028289536c
|
@ -0,0 +1,43 @@
|
|||
/*
|
||||
* Copyright (C) 2016 Cogent Embedded Inc.
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify
|
||||
* it under the terms of the GNU General Public License as published by
|
||||
* the Free Software Foundation; either version 2 of the License, or
|
||||
* (at your option) any later version.
|
||||
*/
|
||||
#ifndef __DT_BINDINGS_CLOCK_R8A7743_CPG_MSSR_H__
|
||||
#define __DT_BINDINGS_CLOCK_R8A7743_CPG_MSSR_H__
|
||||
|
||||
#include <dt-bindings/clock/renesas-cpg-mssr.h>
|
||||
|
||||
/* r8a7743 CPG Core Clocks */
|
||||
#define R8A7743_CLK_Z 0
|
||||
#define R8A7743_CLK_ZG 1
|
||||
#define R8A7743_CLK_ZTR 2
|
||||
#define R8A7743_CLK_ZTRD2 3
|
||||
#define R8A7743_CLK_ZT 4
|
||||
#define R8A7743_CLK_ZX 5
|
||||
#define R8A7743_CLK_ZS 6
|
||||
#define R8A7743_CLK_HP 7
|
||||
#define R8A7743_CLK_B 9
|
||||
#define R8A7743_CLK_LB 10
|
||||
#define R8A7743_CLK_P 11
|
||||
#define R8A7743_CLK_CL 12
|
||||
#define R8A7743_CLK_M2 13
|
||||
#define R8A7743_CLK_ZB3 15
|
||||
#define R8A7743_CLK_ZB3D2 16
|
||||
#define R8A7743_CLK_DDR 17
|
||||
#define R8A7743_CLK_SDH 18
|
||||
#define R8A7743_CLK_SD0 19
|
||||
#define R8A7743_CLK_SD2 20
|
||||
#define R8A7743_CLK_SD3 21
|
||||
#define R8A7743_CLK_MMC0 22
|
||||
#define R8A7743_CLK_MP 23
|
||||
#define R8A7743_CLK_QSPI 26
|
||||
#define R8A7743_CLK_CP 27
|
||||
#define R8A7743_CLK_RCAN 28
|
||||
#define R8A7743_CLK_R 29
|
||||
#define R8A7743_CLK_OSC 30
|
||||
|
||||
#endif /* __DT_BINDINGS_CLOCK_R8A7743_CPG_MSSR_H__ */
|
|
@ -0,0 +1,44 @@
|
|||
/*
|
||||
* Copyright (C) 2016 Cogent Embedded Inc.
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify
|
||||
* it under the terms of the GNU General Public License as published by
|
||||
* the Free Software Foundation; either version 2 of the License, or
|
||||
* (at your option) any later version.
|
||||
*/
|
||||
#ifndef __DT_BINDINGS_CLOCK_R8A7745_CPG_MSSR_H__
|
||||
#define __DT_BINDINGS_CLOCK_R8A7745_CPG_MSSR_H__
|
||||
|
||||
#include <dt-bindings/clock/renesas-cpg-mssr.h>
|
||||
|
||||
/* r8a7745 CPG Core Clocks */
|
||||
#define R8A7745_CLK_Z2 0
|
||||
#define R8A7745_CLK_ZG 1
|
||||
#define R8A7745_CLK_ZTR 2
|
||||
#define R8A7745_CLK_ZTRD2 3
|
||||
#define R8A7745_CLK_ZT 4
|
||||
#define R8A7745_CLK_ZX 5
|
||||
#define R8A7745_CLK_ZS 6
|
||||
#define R8A7745_CLK_HP 7
|
||||
#define R8A7745_CLK_B 9
|
||||
#define R8A7745_CLK_LB 10
|
||||
#define R8A7745_CLK_P 11
|
||||
#define R8A7745_CLK_CL 12
|
||||
#define R8A7745_CLK_CP 13
|
||||
#define R8A7745_CLK_M2 14
|
||||
#define R8A7745_CLK_ZB3 16
|
||||
#define R8A7745_CLK_ZB3D2 17
|
||||
#define R8A7745_CLK_DDR 18
|
||||
#define R8A7745_CLK_SDH 19
|
||||
#define R8A7745_CLK_SD0 20
|
||||
#define R8A7745_CLK_SD2 21
|
||||
#define R8A7745_CLK_SD3 22
|
||||
#define R8A7745_CLK_MMC0 23
|
||||
#define R8A7745_CLK_MP 24
|
||||
#define R8A7745_CLK_QSPI 25
|
||||
#define R8A7745_CLK_CPEX 26
|
||||
#define R8A7745_CLK_RCAN 27
|
||||
#define R8A7745_CLK_R 28
|
||||
#define R8A7745_CLK_OSC 29
|
||||
|
||||
#endif /* __DT_BINDINGS_CLOCK_R8A7745_CPG_MSSR_H__ */
|
|
@ -0,0 +1,25 @@
|
|||
/*
|
||||
* Copyright (C) 2016 Cogent Embedded Inc.
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify
|
||||
* it under the terms of the GNU General Public License version 2 as
|
||||
* published by the Free Software Foundation.
|
||||
*/
|
||||
#ifndef __DT_BINDINGS_POWER_R8A7743_SYSC_H__
|
||||
#define __DT_BINDINGS_POWER_R8A7743_SYSC_H__
|
||||
|
||||
/*
|
||||
* These power domain indices match the numbers of the interrupt bits
|
||||
* representing the power areas in the various Interrupt Registers
|
||||
* (e.g. SYSCISR, Interrupt Status Register)
|
||||
*/
|
||||
|
||||
#define R8A7743_PD_CA15_CPU0 0
|
||||
#define R8A7743_PD_CA15_CPU1 1
|
||||
#define R8A7743_PD_CA15_SCU 12
|
||||
#define R8A7743_PD_SGX 20
|
||||
|
||||
/* Always-on power area */
|
||||
#define R8A7743_PD_ALWAYS_ON 32
|
||||
|
||||
#endif /* __DT_BINDINGS_POWER_R8A7743_SYSC_H__ */
|
|
@ -0,0 +1,25 @@
|
|||
/*
|
||||
* Copyright (C) 2016 Cogent Embedded Inc.
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify
|
||||
* it under the terms of the GNU General Public License version 2 as
|
||||
* published by the Free Software Foundation.
|
||||
*/
|
||||
#ifndef __DT_BINDINGS_POWER_R8A7745_SYSC_H__
|
||||
#define __DT_BINDINGS_POWER_R8A7745_SYSC_H__
|
||||
|
||||
/*
|
||||
* These power domain indices match the numbers of the interrupt bits
|
||||
* representing the power areas in the various Interrupt Registers
|
||||
* (e.g. SYSCISR, Interrupt Status Register)
|
||||
*/
|
||||
|
||||
#define R8A7745_PD_CA7_CPU0 5
|
||||
#define R8A7745_PD_CA7_CPU1 6
|
||||
#define R8A7745_PD_SGX 20
|
||||
#define R8A7745_PD_CA7_SCU 21
|
||||
|
||||
/* Always-on power area */
|
||||
#define R8A7745_PD_ALWAYS_ON 32
|
||||
|
||||
#endif /* __DT_BINDINGS_POWER_R8A7745_SYSC_H__ */
|
Загрузка…
Ссылка в новой задаче