drm/i915: Split out reading of HSW watermark latency values
Move parsing of MCH_SSKPD to a separate function, we'll add other platforms there later. Note: Chris spotted an empty struct initializer and wondered whether that is hiding a compilier warning. Ville explained that it should have been part of the patch that extends this function to snb/ivb, which don't have all levels hsw has. I've figured it's ok to keep it here with a small note. Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com> Reviewed-by: Paulo Zanoni <paulo.r.zanoni@intel.com> [danvet: Add note about the ominous struct initializer.] Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
This commit is contained in:
Родитель
888fd1594e
Коммит
12b134df4e
|
@ -2351,28 +2351,33 @@ hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
|
|||
PIPE_WM_LINETIME_TIME(linetime);
|
||||
}
|
||||
|
||||
static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
|
||||
{
|
||||
struct drm_i915_private *dev_priv = dev->dev_private;
|
||||
|
||||
if (IS_HASWELL(dev)) {
|
||||
uint64_t sskpd = I915_READ64(MCH_SSKPD);
|
||||
|
||||
wm[0] = (sskpd >> 56) & 0xFF;
|
||||
if (wm[0] == 0)
|
||||
wm[0] = sskpd & 0xF;
|
||||
wm[1] = ((sskpd >> 4) & 0xFF) * 5;
|
||||
wm[2] = ((sskpd >> 12) & 0xFF) * 5;
|
||||
wm[3] = ((sskpd >> 20) & 0x1FF) * 5;
|
||||
wm[4] = ((sskpd >> 32) & 0x1FF) * 5;
|
||||
}
|
||||
}
|
||||
|
||||
static void hsw_compute_wm_parameters(struct drm_device *dev,
|
||||
struct hsw_pipe_wm_parameters *params,
|
||||
uint16_t *wm,
|
||||
struct hsw_wm_maximums *lp_max_1_2,
|
||||
struct hsw_wm_maximums *lp_max_5_6)
|
||||
{
|
||||
struct drm_i915_private *dev_priv = dev->dev_private;
|
||||
struct drm_crtc *crtc;
|
||||
struct drm_plane *plane;
|
||||
uint64_t sskpd = I915_READ64(MCH_SSKPD);
|
||||
enum pipe pipe;
|
||||
int pipes_active = 0, sprites_enabled = 0;
|
||||
|
||||
if ((sskpd >> 56) & 0xFF)
|
||||
wm[0] = (sskpd >> 56) & 0xFF;
|
||||
else
|
||||
wm[0] = sskpd & 0xF;
|
||||
wm[1] = ((sskpd >> 4) & 0xFF) * 5;
|
||||
wm[2] = ((sskpd >> 12) & 0xFF) * 5;
|
||||
wm[3] = ((sskpd >> 20) & 0x1FF) * 5;
|
||||
wm[4] = ((sskpd >> 32) & 0x1FF) * 5;
|
||||
|
||||
list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
|
||||
struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
|
||||
struct hsw_pipe_wm_parameters *p;
|
||||
|
@ -2608,10 +2613,11 @@ static void haswell_update_wm(struct drm_device *dev)
|
|||
struct hsw_wm_maximums lp_max_1_2, lp_max_5_6;
|
||||
struct hsw_pipe_wm_parameters params[3];
|
||||
struct hsw_wm_values results_1_2, results_5_6, *best_results;
|
||||
uint16_t wm[5];
|
||||
uint16_t wm[5] = {};
|
||||
enum hsw_data_buf_partitioning partitioning;
|
||||
|
||||
hsw_compute_wm_parameters(dev, params, wm, &lp_max_1_2, &lp_max_5_6);
|
||||
intel_read_wm_latency(dev, wm);
|
||||
hsw_compute_wm_parameters(dev, params, &lp_max_1_2, &lp_max_5_6);
|
||||
|
||||
hsw_compute_wm_results(dev, params, wm, &lp_max_1_2, &results_1_2);
|
||||
if (lp_max_1_2.pri != lp_max_5_6.pri) {
|
||||
|
|
Загрузка…
Ссылка в новой задаче