Merge branch 'master' of git://git.kernel.org/pub/scm/linux/kernel/git/jkirsher/net-next
Jeff Kirsher says: ==================== Intel Wired LAN Driver Updates 2015-01-16 This series contains updates to i40e and i40evf. This series is a little bit larger than normal because two of the patches are version bumps. Shannon provides tweaks to i40e and i40evf to keep the firmware, software and silicon validation in line together by removing unused and deprecated code, adding define for iSCSI and fix queue mask size. Fix i40e so we do not give up in the reset/rebuild process if DCB setup fails, just handle it the same as in the probe setup. Cleans up PTP log messages by removing the use of __func__ as we are not using that any longer and removes the netdev name, since that can change and can be misleading. Adds struct size checks to indirect and command structs that were left out previously. Added admin queue API updates (LLDP control, OEM OCSD and OCBB commands). Kevin increases ASQ timeout for scenarios with multi-function devices. Carolyn fixes a problem where the interrupts descriptions from the MSIx configuration were truncating the needed bus info, which makes it hard to distinguish configurations from port to port. Increased the string buffer size in order to allow the full data to be displayed. Sravanthi cleans up the dump stats string from debugfs. Jacob updates i40e to only enable the PTP interrupt in PFs which have PTP enabled, instead of blindly enabling the PTP interrupt flags for all PFs. Also updated i40e so that we do not do Tx or Rx timestamps if we do not have PTP enabled. Added the same check against pf->ptp_rx as we have in Rx timestamp code path because it is possible that the user can configure only Tx hardware timestamping so we do not want to check for Rx timestamp hang since the software won't be handling them. Neerav updates the driver to disable firmware LLDP agent for NICs with a firmware version lower than v4.3 and added a message when this happens. Adds parsing and reporting of iSCSI capability for a given device or function, as well as adding support for iSCSI partition type with DCB in NPAR mode. v2: - Dropped patch 10 "i40e: clean up PTP log messages" based on feedback from David Laight and David Miller - Split up the original patch 13 "i40e: AQ API updates for new commands" into 2 patches (now #12 & #13) based on feedback from Or Gerlitz ==================== Signed-off-by: David S. Miller <davem@davemloft.net>
This commit is contained in:
Коммит
1e7d06ba5f
|
@ -92,6 +92,7 @@
|
|||
#define I40E_MAX_USER_PRIORITY 8
|
||||
#define I40E_DEFAULT_MSG_ENABLE 4
|
||||
#define I40E_QUEUE_WAIT_RETRY_LIMIT 10
|
||||
#define I40E_INT_NAME_STR_LEN (IFNAMSIZ + 9)
|
||||
|
||||
#define I40E_NVM_VERSION_LO_SHIFT 0
|
||||
#define I40E_NVM_VERSION_LO_MASK (0xff << I40E_NVM_VERSION_LO_SHIFT)
|
||||
|
@ -268,7 +269,7 @@ struct i40e_pf {
|
|||
u16 rx_itr_default;
|
||||
u16 tx_itr_default;
|
||||
u16 msg_enable;
|
||||
char misc_int_name[IFNAMSIZ + 9];
|
||||
char int_name[I40E_INT_NAME_STR_LEN];
|
||||
u16 adminq_work_limit; /* num of admin receive queue desc to process */
|
||||
unsigned long service_timer_period;
|
||||
unsigned long service_timer_previous;
|
||||
|
@ -524,7 +525,7 @@ struct i40e_q_vector {
|
|||
|
||||
cpumask_t affinity_mask;
|
||||
struct rcu_head rcu; /* to avoid race with update stats on free */
|
||||
char name[IFNAMSIZ + 9];
|
||||
char name[I40E_INT_NAME_STR_LEN];
|
||||
} ____cacheline_internodealigned_in_smp;
|
||||
|
||||
/* lan device */
|
||||
|
|
|
@ -148,7 +148,7 @@ static inline int i40e_aq_rc_to_posix(u32 aq_ret, u16 aq_rc)
|
|||
|
||||
/* general information */
|
||||
#define I40E_AQ_LARGE_BUF 512
|
||||
#define I40E_ASQ_CMD_TIMEOUT 100 /* msecs */
|
||||
#define I40E_ASQ_CMD_TIMEOUT 250 /* msecs */
|
||||
|
||||
void i40e_fill_default_direct_cmd_desc(struct i40e_aq_desc *desc,
|
||||
u16 opcode);
|
||||
|
|
|
@ -256,6 +256,8 @@ enum i40e_admin_queue_opc {
|
|||
i40e_aqc_opc_lldp_stop = 0x0A05,
|
||||
i40e_aqc_opc_lldp_start = 0x0A06,
|
||||
i40e_aqc_opc_get_cee_dcb_cfg = 0x0A07,
|
||||
i40e_aqc_opc_lldp_set_local_mib = 0x0A08,
|
||||
i40e_aqc_opc_lldp_stop_start_spec_agent = 0x0A09,
|
||||
|
||||
/* Tunnel commands */
|
||||
i40e_aqc_opc_add_udp_tunnel = 0x0B00,
|
||||
|
@ -268,6 +270,8 @@ enum i40e_admin_queue_opc {
|
|||
/* OEM commands */
|
||||
i40e_aqc_opc_oem_parameter_change = 0xFE00,
|
||||
i40e_aqc_opc_oem_device_status_change = 0xFE01,
|
||||
i40e_aqc_opc_oem_ocsd_initialize = 0xFE02,
|
||||
i40e_aqc_opc_oem_ocbb_initialize = 0xFE03,
|
||||
|
||||
/* debug commands */
|
||||
i40e_aqc_opc_debug_get_deviceid = 0xFF00,
|
||||
|
@ -276,7 +280,6 @@ enum i40e_admin_queue_opc {
|
|||
i40e_aqc_opc_debug_write_reg = 0xFF04,
|
||||
i40e_aqc_opc_debug_modify_reg = 0xFF07,
|
||||
i40e_aqc_opc_debug_dump_internals = 0xFF08,
|
||||
i40e_aqc_opc_debug_modify_internals = 0xFF09,
|
||||
};
|
||||
|
||||
/* command structures and indirect data structures */
|
||||
|
@ -410,6 +413,7 @@ struct i40e_aqc_list_capabilities_element_resp {
|
|||
#define I40E_AQ_CAP_ID_VSI 0x0017
|
||||
#define I40E_AQ_CAP_ID_DCB 0x0018
|
||||
#define I40E_AQ_CAP_ID_FCOE 0x0021
|
||||
#define I40E_AQ_CAP_ID_ISCSI 0x0022
|
||||
#define I40E_AQ_CAP_ID_RSS 0x0040
|
||||
#define I40E_AQ_CAP_ID_RXQ 0x0041
|
||||
#define I40E_AQ_CAP_ID_TXQ 0x0042
|
||||
|
@ -454,8 +458,11 @@ struct i40e_aqc_arp_proxy_data {
|
|||
__le32 pfpm_proxyfc;
|
||||
__le32 ip_addr;
|
||||
u8 mac_addr[6];
|
||||
u8 reserved[2];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x14, i40e_aqc_arp_proxy_data);
|
||||
|
||||
/* Set NS Proxy Table Entry Command (indirect 0x0105) */
|
||||
struct i40e_aqc_ns_proxy_data {
|
||||
__le16 table_idx_mac_addr_0;
|
||||
|
@ -481,6 +488,8 @@ struct i40e_aqc_ns_proxy_data {
|
|||
u8 ipv6_addr_1[16];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x3c, i40e_aqc_ns_proxy_data);
|
||||
|
||||
/* Manage LAA Command (0x0106) - obsolete */
|
||||
struct i40e_aqc_mng_laa {
|
||||
__le16 command_flags;
|
||||
|
@ -491,6 +500,8 @@ struct i40e_aqc_mng_laa {
|
|||
u8 reserved2[6];
|
||||
};
|
||||
|
||||
I40E_CHECK_CMD_LENGTH(i40e_aqc_mng_laa);
|
||||
|
||||
/* Manage MAC Address Read Command (indirect 0x0107) */
|
||||
struct i40e_aqc_mac_address_read {
|
||||
__le16 command_flags;
|
||||
|
@ -562,6 +573,8 @@ struct i40e_aqc_get_switch_config_header_resp {
|
|||
u8 reserved[12];
|
||||
};
|
||||
|
||||
I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_config_header_resp);
|
||||
|
||||
struct i40e_aqc_switch_config_element_resp {
|
||||
u8 element_type;
|
||||
#define I40E_AQ_SW_ELEM_TYPE_MAC 1
|
||||
|
@ -587,6 +600,8 @@ struct i40e_aqc_switch_config_element_resp {
|
|||
__le16 element_info;
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_config_element_resp);
|
||||
|
||||
/* Get Switch Configuration (indirect 0x0200)
|
||||
* an array of elements are returned in the response buffer
|
||||
* the first in the array is the header, remainder are elements
|
||||
|
@ -596,6 +611,8 @@ struct i40e_aqc_get_switch_config_resp {
|
|||
struct i40e_aqc_switch_config_element_resp element[1];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_switch_config_resp);
|
||||
|
||||
/* Add Statistics (direct 0x0201)
|
||||
* Remove Statistics (direct 0x0202)
|
||||
*/
|
||||
|
@ -661,6 +678,8 @@ struct i40e_aqc_switch_resource_alloc_element_resp {
|
|||
u8 reserved2[6];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_resource_alloc_element_resp);
|
||||
|
||||
/* Add VSI (indirect 0x0210)
|
||||
* this indirect command uses struct i40e_aqc_vsi_properties_data
|
||||
* as the indirect buffer (128 bytes)
|
||||
|
@ -1092,6 +1111,8 @@ struct i40e_aqc_remove_tag {
|
|||
u8 reserved[12];
|
||||
};
|
||||
|
||||
I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_tag);
|
||||
|
||||
/* Add multicast E-Tag (direct 0x0257)
|
||||
* del multicast E-Tag (direct 0x0258) only uses pv_seid and etag fields
|
||||
* and no external data
|
||||
|
@ -1207,7 +1228,7 @@ struct i40e_aqc_add_remove_cloud_filters_element_data {
|
|||
} ipaddr;
|
||||
__le16 flags;
|
||||
#define I40E_AQC_ADD_CLOUD_FILTER_SHIFT 0
|
||||
#define I40E_AQC_ADD_CLOUD_FILTER_MASK (0x3F << \
|
||||
#define I40E_AQC_ADD_CLOUD_FILTER_MASK (0x3F << \
|
||||
I40E_AQC_ADD_CLOUD_FILTER_SHIFT)
|
||||
/* 0x0000 reserved */
|
||||
#define I40E_AQC_ADD_CLOUD_FILTER_OIP 0x0001
|
||||
|
@ -1240,7 +1261,7 @@ struct i40e_aqc_add_remove_cloud_filters_element_data {
|
|||
u8 reserved[4];
|
||||
__le16 queue_number;
|
||||
#define I40E_AQC_ADD_CLOUD_QUEUE_SHIFT 0
|
||||
#define I40E_AQC_ADD_CLOUD_QUEUE_MASK (0x3F << \
|
||||
#define I40E_AQC_ADD_CLOUD_QUEUE_MASK (0x7FF << \
|
||||
I40E_AQC_ADD_CLOUD_QUEUE_SHIFT)
|
||||
u8 reserved2[14];
|
||||
/* response section */
|
||||
|
@ -1359,6 +1380,8 @@ struct i40e_aqc_configure_vsi_ets_sla_bw_data {
|
|||
u8 reserved1[28];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_configure_vsi_ets_sla_bw_data);
|
||||
|
||||
/* Configure VSI Bandwidth Allocation per Traffic Type (indirect 0x0407)
|
||||
* responds with i40e_aqc_qs_handles_resp
|
||||
*/
|
||||
|
@ -1370,6 +1393,8 @@ struct i40e_aqc_configure_vsi_tc_bw_data {
|
|||
__le16 qs_handles[8];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_vsi_tc_bw_data);
|
||||
|
||||
/* Query vsi bw configuration (indirect 0x0408) */
|
||||
struct i40e_aqc_query_vsi_bw_config_resp {
|
||||
u8 tc_valid_bits;
|
||||
|
@ -1383,6 +1408,8 @@ struct i40e_aqc_query_vsi_bw_config_resp {
|
|||
u8 reserved3[23];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_vsi_bw_config_resp);
|
||||
|
||||
/* Query VSI Bandwidth Allocation per Traffic Type (indirect 0x040A) */
|
||||
struct i40e_aqc_query_vsi_ets_sla_config_resp {
|
||||
u8 tc_valid_bits;
|
||||
|
@ -1394,6 +1421,8 @@ struct i40e_aqc_query_vsi_ets_sla_config_resp {
|
|||
__le16 tc_bw_max[2];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_vsi_ets_sla_config_resp);
|
||||
|
||||
/* Configure Switching Component Bandwidth Limit (direct 0x0410) */
|
||||
struct i40e_aqc_configure_switching_comp_bw_limit {
|
||||
__le16 seid;
|
||||
|
@ -1421,6 +1450,8 @@ struct i40e_aqc_configure_switching_comp_ets_data {
|
|||
u8 reserved2[96];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x80, i40e_aqc_configure_switching_comp_ets_data);
|
||||
|
||||
/* Configure Switching Component Bandwidth Limits per Tc (indirect 0x0416) */
|
||||
struct i40e_aqc_configure_switching_comp_ets_bw_limit_data {
|
||||
u8 tc_valid_bits;
|
||||
|
@ -1432,6 +1463,9 @@ struct i40e_aqc_configure_switching_comp_ets_bw_limit_data {
|
|||
u8 reserved1[28];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x40,
|
||||
i40e_aqc_configure_switching_comp_ets_bw_limit_data);
|
||||
|
||||
/* Configure Switching Component Bandwidth Allocation per Tc
|
||||
* (indirect 0x0417)
|
||||
*/
|
||||
|
@ -1443,6 +1477,8 @@ struct i40e_aqc_configure_switching_comp_bw_config_data {
|
|||
u8 reserved1[20];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_switching_comp_bw_config_data);
|
||||
|
||||
/* Query Switching Component Configuration (indirect 0x0418) */
|
||||
struct i40e_aqc_query_switching_comp_ets_config_resp {
|
||||
u8 tc_valid_bits;
|
||||
|
@ -1453,6 +1489,8 @@ struct i40e_aqc_query_switching_comp_ets_config_resp {
|
|||
u8 reserved2[23];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_switching_comp_ets_config_resp);
|
||||
|
||||
/* Query PhysicalPort ETS Configuration (indirect 0x0419) */
|
||||
struct i40e_aqc_query_port_ets_config_resp {
|
||||
u8 reserved[4];
|
||||
|
@ -1468,6 +1506,8 @@ struct i40e_aqc_query_port_ets_config_resp {
|
|||
u8 reserved3[32];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x44, i40e_aqc_query_port_ets_config_resp);
|
||||
|
||||
/* Query Switching Component Bandwidth Allocation per Traffic Type
|
||||
* (indirect 0x041A)
|
||||
*/
|
||||
|
@ -1482,6 +1522,8 @@ struct i40e_aqc_query_switching_comp_bw_config_resp {
|
|||
__le16 tc_bw_max[2];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_switching_comp_bw_config_resp);
|
||||
|
||||
/* Suspend/resume port TX traffic
|
||||
* (direct 0x041B and 0x041C) uses the generic SEID struct
|
||||
*/
|
||||
|
@ -1495,6 +1537,8 @@ struct i40e_aqc_configure_partition_bw_data {
|
|||
u8 max_bw[16]; /* bandwidth limit */
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x22, i40e_aqc_configure_partition_bw_data);
|
||||
|
||||
/* Get and set the active HMC resource profile and status.
|
||||
* (direct 0x0500) and (direct 0x0501)
|
||||
*/
|
||||
|
@ -1577,6 +1621,8 @@ struct i40e_aqc_module_desc {
|
|||
u8 reserved2[8];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_module_desc);
|
||||
|
||||
struct i40e_aq_get_phy_abilities_resp {
|
||||
__le32 phy_type; /* bitmap using the above enum for offsets */
|
||||
u8 link_speed; /* bitmap using the above enum bit patterns */
|
||||
|
@ -1605,6 +1651,8 @@ struct i40e_aq_get_phy_abilities_resp {
|
|||
struct i40e_aqc_module_desc qualified_module[I40E_AQ_PHY_MAX_QMS];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x218, i40e_aq_get_phy_abilities_resp);
|
||||
|
||||
/* Set PHY Config (direct 0x0601) */
|
||||
struct i40e_aq_set_phy_config { /* same bits as above in all */
|
||||
__le32 phy_type;
|
||||
|
@ -1788,12 +1836,12 @@ I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_update);
|
|||
/* NVM Config Read (indirect 0x0704) */
|
||||
struct i40e_aqc_nvm_config_read {
|
||||
__le16 cmd_flags;
|
||||
#define ANVM_SINGLE_OR_MULTIPLE_FEATURES_MASK 1
|
||||
#define ANVM_READ_SINGLE_FEATURE 0
|
||||
#define ANVM_READ_MULTIPLE_FEATURES 1
|
||||
#define I40E_AQ_ANVM_SINGLE_OR_MULTIPLE_FEATURES_MASK 1
|
||||
#define I40E_AQ_ANVM_READ_SINGLE_FEATURE 0
|
||||
#define I40E_AQ_ANVM_READ_MULTIPLE_FEATURES 1
|
||||
__le16 element_count;
|
||||
__le16 element_id; /* Feature/field ID */
|
||||
u8 reserved[2];
|
||||
__le16 element_id; /* Feature/field ID */
|
||||
__le16 element_id_msw; /* MSWord of field ID */
|
||||
__le32 address_high;
|
||||
__le32 address_low;
|
||||
};
|
||||
|
@ -1811,21 +1859,32 @@ struct i40e_aqc_nvm_config_write {
|
|||
|
||||
I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_write);
|
||||
|
||||
/* Used for 0x0704 as well as for 0x0705 commands */
|
||||
#define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT 1
|
||||
#define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_MASK \
|
||||
(1 << I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT)
|
||||
#define I40E_AQ_ANVM_FEATURE 0
|
||||
#define I40E_AQ_ANVM_IMMEDIATE_FIELD (1 << FEATURE_OR_IMMEDIATE_SHIFT)
|
||||
struct i40e_aqc_nvm_config_data_feature {
|
||||
__le16 feature_id;
|
||||
__le16 instance_id;
|
||||
#define I40E_AQ_ANVM_FEATURE_OPTION_OEM_ONLY 0x01
|
||||
#define I40E_AQ_ANVM_FEATURE_OPTION_DWORD_MAP 0x08
|
||||
#define I40E_AQ_ANVM_FEATURE_OPTION_POR_CSR 0x10
|
||||
__le16 feature_options;
|
||||
__le16 feature_selection;
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x6, i40e_aqc_nvm_config_data_feature);
|
||||
|
||||
struct i40e_aqc_nvm_config_data_immediate_field {
|
||||
#define ANVM_FEATURE_OR_IMMEDIATE_MASK 0x2
|
||||
__le16 field_id;
|
||||
__le16 instance_id;
|
||||
__le32 field_id;
|
||||
__le32 field_value;
|
||||
__le16 field_options;
|
||||
__le16 field_value;
|
||||
__le16 reserved;
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0xc, i40e_aqc_nvm_config_data_immediate_field);
|
||||
|
||||
/* Send to PF command (indirect 0x0801) id is only used by PF
|
||||
* Send to VF command (indirect 0x0802) id is only used by PF
|
||||
* Send to Peer PF command (indirect 0x0803)
|
||||
|
@ -2026,12 +2085,54 @@ struct i40e_aqc_get_cee_dcb_cfg_resp {
|
|||
u8 oper_tc_bw[8];
|
||||
u8 oper_pfc_en;
|
||||
__le16 oper_app_prio;
|
||||
#define I40E_AQC_CEE_APP_FCOE_SHIFT 0x0
|
||||
#define I40E_AQC_CEE_APP_FCOE_MASK (0x7 << I40E_AQC_CEE_APP_FCOE_SHIFT)
|
||||
#define I40E_AQC_CEE_APP_ISCSI_SHIFT 0x3
|
||||
#define I40E_AQC_CEE_APP_ISCSI_MASK (0x7 << I40E_AQC_CEE_APP_ISCSI_SHIFT)
|
||||
#define I40E_AQC_CEE_APP_FIP_SHIFT 0x8
|
||||
#define I40E_AQC_CEE_APP_FIP_MASK (0x7 << I40E_AQC_CEE_APP_FIP_SHIFT)
|
||||
#define I40E_AQC_CEE_APP_FIP_MASK (0x7 << I40E_AQC_CEE_APP_FIP_SHIFT)
|
||||
__le32 tlv_status;
|
||||
#define I40E_AQC_CEE_PG_STATUS_SHIFT 0x0
|
||||
#define I40E_AQC_CEE_PG_STATUS_MASK (0x7 << I40E_AQC_CEE_PG_STATUS_SHIFT)
|
||||
#define I40E_AQC_CEE_PFC_STATUS_SHIFT 0x3
|
||||
#define I40E_AQC_CEE_PFC_STATUS_MASK (0x7 << I40E_AQC_CEE_PFC_STATUS_SHIFT)
|
||||
#define I40E_AQC_CEE_APP_STATUS_SHIFT 0x8
|
||||
#define I40E_AQC_CEE_APP_STATUS_MASK (0x7 << I40E_AQC_CEE_APP_STATUS_SHIFT)
|
||||
u8 reserved[12];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_cee_dcb_cfg_resp);
|
||||
|
||||
/* Set Local LLDP MIB (indirect 0x0A08)
|
||||
* Used to replace the local MIB of a given LLDP agent. e.g. DCBx
|
||||
*/
|
||||
struct i40e_aqc_lldp_set_local_mib {
|
||||
#define SET_LOCAL_MIB_AC_TYPE_DCBX_SHIFT 0
|
||||
#define SET_LOCAL_MIB_AC_TYPE_DCBX_MASK (1 << SET_LOCAL_MIB_AC_TYPE_DCBX_SHIFT)
|
||||
u8 type;
|
||||
u8 reserved0;
|
||||
__le16 length;
|
||||
u8 reserved1[4];
|
||||
__le32 address_high;
|
||||
__le32 address_low;
|
||||
};
|
||||
|
||||
I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_set_local_mib);
|
||||
|
||||
/* Stop/Start LLDP Agent (direct 0x0A09)
|
||||
* Used for stopping/starting specific LLDP agent. e.g. DCBx
|
||||
*/
|
||||
struct i40e_aqc_lldp_stop_start_specific_agent {
|
||||
#define I40E_AQC_START_SPECIFIC_AGENT_SHIFT 0
|
||||
#define I40E_AQC_START_SPECIFIC_AGENT_MASK \
|
||||
(1 << I40E_AQC_START_SPECIFIC_AGENT_SHIFT)
|
||||
u8 command;
|
||||
u8 reserved[15];
|
||||
};
|
||||
|
||||
I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop_start_specific_agent);
|
||||
|
||||
/* Add Udp Tunnel command and completion (direct 0x0B00) */
|
||||
struct i40e_aqc_add_udp_tunnel {
|
||||
__le16 udp_port;
|
||||
|
@ -2106,7 +2207,8 @@ struct i40e_aqc_oem_param_change {
|
|||
#define I40E_AQ_OEM_PARAM_TYPE_BW_CTL 1
|
||||
#define I40E_AQ_OEM_PARAM_MAC 2
|
||||
__le32 param_value1;
|
||||
u8 param_value2[8];
|
||||
__le16 param_value2;
|
||||
u8 reserved[6];
|
||||
};
|
||||
|
||||
I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_param_change);
|
||||
|
@ -2120,6 +2222,28 @@ struct i40e_aqc_oem_state_change {
|
|||
|
||||
I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_state_change);
|
||||
|
||||
/* Initialize OCSD (0xFE02, direct) */
|
||||
struct i40e_aqc_opc_oem_ocsd_initialize {
|
||||
u8 type_status;
|
||||
u8 reserved1[3];
|
||||
__le32 ocsd_memory_block_addr_high;
|
||||
__le32 ocsd_memory_block_addr_low;
|
||||
__le32 requested_update_interval;
|
||||
};
|
||||
|
||||
I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocsd_initialize);
|
||||
|
||||
/* Initialize OCBB (0xFE03, direct) */
|
||||
struct i40e_aqc_opc_oem_ocbb_initialize {
|
||||
u8 type_status;
|
||||
u8 reserved1[3];
|
||||
__le32 ocbb_memory_block_addr_high;
|
||||
__le32 ocbb_memory_block_addr_low;
|
||||
u8 reserved2[4];
|
||||
};
|
||||
|
||||
I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocbb_initialize);
|
||||
|
||||
/* debug commands */
|
||||
|
||||
/* get device id (0xFF00) uses the generic structure */
|
||||
|
|
|
@ -2360,6 +2360,7 @@ i40e_aq_erase_nvm_exit:
|
|||
#define I40E_DEV_FUNC_CAP_VSI 0x17
|
||||
#define I40E_DEV_FUNC_CAP_DCB 0x18
|
||||
#define I40E_DEV_FUNC_CAP_FCOE 0x21
|
||||
#define I40E_DEV_FUNC_CAP_ISCSI 0x22
|
||||
#define I40E_DEV_FUNC_CAP_RSS 0x40
|
||||
#define I40E_DEV_FUNC_CAP_RX_QUEUES 0x41
|
||||
#define I40E_DEV_FUNC_CAP_TX_QUEUES 0x42
|
||||
|
@ -2459,6 +2460,10 @@ static void i40e_parse_discover_capabilities(struct i40e_hw *hw, void *buff,
|
|||
if (number == 1)
|
||||
p->fcoe = true;
|
||||
break;
|
||||
case I40E_DEV_FUNC_CAP_ISCSI:
|
||||
if (number == 1)
|
||||
p->iscsi = true;
|
||||
break;
|
||||
case I40E_DEV_FUNC_CAP_RSS:
|
||||
p->rss = true;
|
||||
p->rss_table_size = number;
|
||||
|
|
|
@ -1890,7 +1890,6 @@ static ssize_t i40e_dbg_command_write(struct file *filp,
|
|||
dev_info(&pf->pdev->dev, " dump desc tx <vsi_seid> <ring_id> [<desc_n>]\n");
|
||||
dev_info(&pf->pdev->dev, " dump desc rx <vsi_seid> <ring_id> [<desc_n>]\n");
|
||||
dev_info(&pf->pdev->dev, " dump desc aq\n");
|
||||
dev_info(&pf->pdev->dev, " dump stats\n");
|
||||
dev_info(&pf->pdev->dev, " dump reset stats\n");
|
||||
dev_info(&pf->pdev->dev, " msg_enable [level]\n");
|
||||
dev_info(&pf->pdev->dev, " read <reg>\n");
|
||||
|
|
|
@ -39,7 +39,7 @@ static const char i40e_driver_string[] =
|
|||
|
||||
#define DRV_VERSION_MAJOR 1
|
||||
#define DRV_VERSION_MINOR 2
|
||||
#define DRV_VERSION_BUILD 2
|
||||
#define DRV_VERSION_BUILD 6
|
||||
#define DRV_VERSION __stringify(DRV_VERSION_MAJOR) "." \
|
||||
__stringify(DRV_VERSION_MINOR) "." \
|
||||
__stringify(DRV_VERSION_BUILD) DRV_KERN
|
||||
|
@ -2819,8 +2819,9 @@ static void i40e_vsi_configure_msix(struct i40e_vsi *vsi)
|
|||
* i40e_enable_misc_int_causes - enable the non-queue interrupts
|
||||
* @hw: ptr to the hardware info
|
||||
**/
|
||||
static void i40e_enable_misc_int_causes(struct i40e_hw *hw)
|
||||
static void i40e_enable_misc_int_causes(struct i40e_pf *pf)
|
||||
{
|
||||
struct i40e_hw *hw = &pf->hw;
|
||||
u32 val;
|
||||
|
||||
/* clear things first */
|
||||
|
@ -2832,11 +2833,13 @@ static void i40e_enable_misc_int_causes(struct i40e_hw *hw)
|
|||
I40E_PFINT_ICR0_ENA_GRST_MASK |
|
||||
I40E_PFINT_ICR0_ENA_PCI_EXCEPTION_MASK |
|
||||
I40E_PFINT_ICR0_ENA_GPIO_MASK |
|
||||
I40E_PFINT_ICR0_ENA_TIMESYNC_MASK |
|
||||
I40E_PFINT_ICR0_ENA_HMC_ERR_MASK |
|
||||
I40E_PFINT_ICR0_ENA_VFLR_MASK |
|
||||
I40E_PFINT_ICR0_ENA_ADMINQ_MASK;
|
||||
|
||||
if (pf->flags & I40E_FLAG_PTP)
|
||||
val |= I40E_PFINT_ICR0_ENA_TIMESYNC_MASK;
|
||||
|
||||
wr32(hw, I40E_PFINT_ICR0_ENA, val);
|
||||
|
||||
/* SW_ITR_IDX = 0, but don't change INTENA */
|
||||
|
@ -2866,7 +2869,7 @@ static void i40e_configure_msi_and_legacy(struct i40e_vsi *vsi)
|
|||
q_vector->tx.latency_range = I40E_LOW_LATENCY;
|
||||
wr32(hw, I40E_PFINT_ITR0(I40E_TX_ITR), q_vector->tx.itr);
|
||||
|
||||
i40e_enable_misc_int_causes(hw);
|
||||
i40e_enable_misc_int_causes(pf);
|
||||
|
||||
/* FIRSTQ_INDX = 0, FIRSTQ_TYPE = 0 (rx) */
|
||||
wr32(hw, I40E_PFINT_LNKLST0, 0);
|
||||
|
@ -3402,10 +3405,10 @@ static int i40e_vsi_request_irq(struct i40e_vsi *vsi, char *basename)
|
|||
err = i40e_vsi_request_irq_msix(vsi, basename);
|
||||
else if (pf->flags & I40E_FLAG_MSI_ENABLED)
|
||||
err = request_irq(pf->pdev->irq, i40e_intr, 0,
|
||||
pf->misc_int_name, pf);
|
||||
pf->int_name, pf);
|
||||
else
|
||||
err = request_irq(pf->pdev->irq, i40e_intr, IRQF_SHARED,
|
||||
pf->misc_int_name, pf);
|
||||
pf->int_name, pf);
|
||||
|
||||
if (err)
|
||||
dev_info(&pf->pdev->dev, "request_irq failed, Error %d\n", err);
|
||||
|
@ -3998,6 +4001,35 @@ static int i40e_pf_wait_txq_disabled(struct i40e_pf *pf)
|
|||
}
|
||||
|
||||
#endif
|
||||
/**
|
||||
* i40e_get_iscsi_tc_map - Return TC map for iSCSI APP
|
||||
* @pf: pointer to pf
|
||||
*
|
||||
* Get TC map for ISCSI PF type that will include iSCSI TC
|
||||
* and LAN TC.
|
||||
**/
|
||||
static u8 i40e_get_iscsi_tc_map(struct i40e_pf *pf)
|
||||
{
|
||||
struct i40e_dcb_app_priority_table app;
|
||||
struct i40e_hw *hw = &pf->hw;
|
||||
u8 enabled_tc = 1; /* TC0 is always enabled */
|
||||
u8 tc, i;
|
||||
/* Get the iSCSI APP TLV */
|
||||
struct i40e_dcbx_config *dcbcfg = &hw->local_dcbx_config;
|
||||
|
||||
for (i = 0; i < dcbcfg->numapps; i++) {
|
||||
app = dcbcfg->app[i];
|
||||
if (app.selector == I40E_APP_SEL_TCPIP &&
|
||||
app.protocolid == I40E_APP_PROTOID_ISCSI) {
|
||||
tc = dcbcfg->etscfg.prioritytable[app.priority];
|
||||
enabled_tc |= (1 << tc);
|
||||
break;
|
||||
}
|
||||
}
|
||||
|
||||
return enabled_tc;
|
||||
}
|
||||
|
||||
/**
|
||||
* i40e_dcb_get_num_tc - Get the number of TCs from DCBx config
|
||||
* @dcbcfg: the corresponding DCBx configuration structure
|
||||
|
@ -4061,18 +4093,23 @@ static u8 i40e_pf_get_num_tc(struct i40e_pf *pf)
|
|||
if (!(pf->flags & I40E_FLAG_DCB_ENABLED))
|
||||
return 1;
|
||||
|
||||
/* MFP mode return count of enabled TCs for this PF */
|
||||
if (pf->flags & I40E_FLAG_MFP_ENABLED) {
|
||||
enabled_tc = pf->hw.func_caps.enabled_tcmap;
|
||||
for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
|
||||
if (enabled_tc & (1 << i))
|
||||
num_tc++;
|
||||
}
|
||||
return num_tc;
|
||||
}
|
||||
|
||||
/* SFP mode will be enabled for all TCs on port */
|
||||
return i40e_dcb_get_num_tc(dcbcfg);
|
||||
if (!(pf->flags & I40E_FLAG_MFP_ENABLED))
|
||||
return i40e_dcb_get_num_tc(dcbcfg);
|
||||
|
||||
/* MFP mode return count of enabled TCs for this PF */
|
||||
if (pf->hw.func_caps.iscsi)
|
||||
enabled_tc = i40e_get_iscsi_tc_map(pf);
|
||||
else
|
||||
enabled_tc = pf->hw.func_caps.enabled_tcmap;
|
||||
|
||||
/* At least have TC0 */
|
||||
enabled_tc = (enabled_tc ? enabled_tc : 0x1);
|
||||
for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
|
||||
if (enabled_tc & (1 << i))
|
||||
num_tc++;
|
||||
}
|
||||
return num_tc;
|
||||
}
|
||||
|
||||
/**
|
||||
|
@ -4110,12 +4147,15 @@ static u8 i40e_pf_get_tc_map(struct i40e_pf *pf)
|
|||
if (!(pf->flags & I40E_FLAG_DCB_ENABLED))
|
||||
return i40e_pf_get_default_tc(pf);
|
||||
|
||||
/* MFP mode will have enabled TCs set by FW */
|
||||
if (pf->flags & I40E_FLAG_MFP_ENABLED)
|
||||
return pf->hw.func_caps.enabled_tcmap;
|
||||
|
||||
/* SFP mode we want PF to be enabled for all TCs */
|
||||
return i40e_dcb_get_enabled_tc(&pf->hw.local_dcbx_config);
|
||||
if (!(pf->flags & I40E_FLAG_MFP_ENABLED))
|
||||
return i40e_dcb_get_enabled_tc(&pf->hw.local_dcbx_config);
|
||||
|
||||
/* MPF enabled and iSCSI PF type */
|
||||
if (pf->hw.func_caps.iscsi)
|
||||
return i40e_get_iscsi_tc_map(pf);
|
||||
else
|
||||
return pf->hw.func_caps.enabled_tcmap;
|
||||
}
|
||||
|
||||
/**
|
||||
|
@ -4505,9 +4545,6 @@ static int i40e_init_pf_dcb(struct i40e_pf *pf)
|
|||
struct i40e_hw *hw = &pf->hw;
|
||||
int err = 0;
|
||||
|
||||
if (pf->hw.func_caps.npar_enable)
|
||||
goto out;
|
||||
|
||||
/* Get the initial DCB configuration */
|
||||
err = i40e_init_dcb(hw);
|
||||
if (!err) {
|
||||
|
@ -4533,7 +4570,8 @@ static int i40e_init_pf_dcb(struct i40e_pf *pf)
|
|||
"DCBX offload is supported for this PF.\n");
|
||||
}
|
||||
} else {
|
||||
dev_info(&pf->pdev->dev, "AQ Querying DCB configuration failed: %d\n",
|
||||
dev_info(&pf->pdev->dev,
|
||||
"AQ Querying DCB configuration failed: aq_err %d\n",
|
||||
pf->hw.aq.asq_last_status);
|
||||
}
|
||||
|
||||
|
@ -4845,7 +4883,7 @@ static int i40e_open(struct net_device *netdev)
|
|||
int i40e_vsi_open(struct i40e_vsi *vsi)
|
||||
{
|
||||
struct i40e_pf *pf = vsi->back;
|
||||
char int_name[IFNAMSIZ];
|
||||
char int_name[I40E_INT_NAME_STR_LEN];
|
||||
int err;
|
||||
|
||||
/* allocate descriptors */
|
||||
|
@ -4879,7 +4917,7 @@ int i40e_vsi_open(struct i40e_vsi *vsi)
|
|||
goto err_set_queues;
|
||||
|
||||
} else if (vsi->type == I40E_VSI_FDIR) {
|
||||
snprintf(int_name, sizeof(int_name) - 1, "%s-%s-fdir",
|
||||
snprintf(int_name, sizeof(int_name) - 1, "%s-%s:fdir",
|
||||
dev_driver_string(&pf->pdev->dev),
|
||||
dev_name(&pf->pdev->dev));
|
||||
err = i40e_vsi_request_irq(vsi, int_name);
|
||||
|
@ -6188,8 +6226,9 @@ static void i40e_reset_and_rebuild(struct i40e_pf *pf, bool reinit)
|
|||
#ifdef CONFIG_I40E_DCB
|
||||
ret = i40e_init_pf_dcb(pf);
|
||||
if (ret) {
|
||||
dev_info(&pf->pdev->dev, "init_pf_dcb failed: %d\n", ret);
|
||||
goto end_core_reset;
|
||||
dev_info(&pf->pdev->dev, "DCB init failed %d, disabled\n", ret);
|
||||
pf->flags &= ~I40E_FLAG_DCB_CAPABLE;
|
||||
/* Continue without DCB enabled */
|
||||
}
|
||||
#endif /* CONFIG_I40E_DCB */
|
||||
#ifdef I40E_FCOE
|
||||
|
@ -7126,16 +7165,16 @@ static int i40e_setup_misc_vector(struct i40e_pf *pf)
|
|||
*/
|
||||
if (!test_bit(__I40E_RESET_RECOVERY_PENDING, &pf->state)) {
|
||||
err = request_irq(pf->msix_entries[0].vector,
|
||||
i40e_intr, 0, pf->misc_int_name, pf);
|
||||
i40e_intr, 0, pf->int_name, pf);
|
||||
if (err) {
|
||||
dev_info(&pf->pdev->dev,
|
||||
"request_irq for %s failed: %d\n",
|
||||
pf->misc_int_name, err);
|
||||
pf->int_name, err);
|
||||
return -EFAULT;
|
||||
}
|
||||
}
|
||||
|
||||
i40e_enable_misc_int_causes(hw);
|
||||
i40e_enable_misc_int_causes(pf);
|
||||
|
||||
/* associate no queues to the misc vector */
|
||||
wr32(hw, I40E_PFINT_LNKLST0, I40E_QUEUE_END_OF_LIST);
|
||||
|
@ -7779,7 +7818,8 @@ static int i40e_add_vsi(struct i40e_vsi *vsi)
|
|||
enabled_tc = i40e_pf_get_tc_map(pf);
|
||||
|
||||
/* MFP mode setup queue map and update VSI */
|
||||
if (pf->flags & I40E_FLAG_MFP_ENABLED) {
|
||||
if ((pf->flags & I40E_FLAG_MFP_ENABLED) &&
|
||||
!(pf->hw.func_caps.iscsi)) { /* NIC type PF */
|
||||
memset(&ctxt, 0, sizeof(ctxt));
|
||||
ctxt.seid = pf->main_vsi_seid;
|
||||
ctxt.pf_num = pf->hw.pf_id;
|
||||
|
@ -7800,6 +7840,8 @@ static int i40e_add_vsi(struct i40e_vsi *vsi)
|
|||
/* Default/Main VSI is only enabled for TC0
|
||||
* reconfigure it to enable all TCs that are
|
||||
* available on the port in SFP mode.
|
||||
* For MFP case the iSCSI PF would use this
|
||||
* flow to enable LAN+iSCSI TC.
|
||||
*/
|
||||
ret = i40e_vsi_config_tc(vsi, enabled_tc);
|
||||
if (ret) {
|
||||
|
@ -9177,7 +9219,7 @@ static int i40e_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
|
|||
hw->aq.asq_buf_size = I40E_MAX_AQ_BUF_SIZE;
|
||||
pf->adminq_work_limit = I40E_AQ_WORK_LIMIT;
|
||||
|
||||
snprintf(pf->misc_int_name, sizeof(pf->misc_int_name) - 1,
|
||||
snprintf(pf->int_name, sizeof(pf->int_name) - 1,
|
||||
"%s-%s:misc",
|
||||
dev_driver_string(&pf->pdev->dev), dev_name(&pdev->dev));
|
||||
|
||||
|
@ -9240,6 +9282,16 @@ static int i40e_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
|
|||
goto err_configure_lan_hmc;
|
||||
}
|
||||
|
||||
/* Disable LLDP for NICs that have firmware versions lower than v4.3.
|
||||
* Ignore error return codes because if it was already disabled via
|
||||
* hardware settings this will fail
|
||||
*/
|
||||
if (((pf->hw.aq.fw_maj_ver == 4) && (pf->hw.aq.fw_min_ver < 3)) ||
|
||||
(pf->hw.aq.fw_maj_ver < 4)) {
|
||||
dev_info(&pdev->dev, "Stopping firmware LLDP agent.\n");
|
||||
i40e_aq_stop_lldp(hw, true, NULL);
|
||||
}
|
||||
|
||||
i40e_get_mac_addr(hw, hw->mac.addr);
|
||||
if (!is_valid_ether_addr(hw->mac.addr)) {
|
||||
dev_info(&pdev->dev, "invalid MAC address %pM\n", hw->mac.addr);
|
||||
|
@ -9269,7 +9321,7 @@ static int i40e_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
|
|||
#ifdef CONFIG_I40E_DCB
|
||||
err = i40e_init_pf_dcb(pf);
|
||||
if (err) {
|
||||
dev_info(&pdev->dev, "init_pf_dcb failed: %d\n", err);
|
||||
dev_info(&pdev->dev, "DCB init failed %d, disabled\n", err);
|
||||
pf->flags &= ~I40E_FLAG_DCB_CAPABLE;
|
||||
/* Continue without DCB enabled */
|
||||
}
|
||||
|
|
|
@ -247,7 +247,12 @@ void i40e_ptp_rx_hang(struct i40e_vsi *vsi)
|
|||
u32 prttsyn_stat;
|
||||
int n;
|
||||
|
||||
if (!(pf->flags & I40E_FLAG_PTP))
|
||||
/* Since we cannot turn off the Rx timestamp logic if the device is
|
||||
* configured for Tx timestamping, we check if Rx timestamping is
|
||||
* configured. We don't want to spuriously warn about Rx timestamp
|
||||
* hangs if we don't care about the timestamps.
|
||||
*/
|
||||
if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_rx)
|
||||
return;
|
||||
|
||||
prttsyn_stat = rd32(hw, I40E_PRTTSYN_STAT_1);
|
||||
|
@ -305,6 +310,13 @@ void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf)
|
|||
u32 hi, lo;
|
||||
u64 ns;
|
||||
|
||||
if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_tx)
|
||||
return;
|
||||
|
||||
/* don't attempt to timestamp if we don't have an skb */
|
||||
if (!pf->ptp_tx_skb)
|
||||
return;
|
||||
|
||||
lo = rd32(hw, I40E_PRTTSYN_TXTIME_L);
|
||||
hi = rd32(hw, I40E_PRTTSYN_TXTIME_H);
|
||||
|
||||
|
@ -338,7 +350,7 @@ void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index)
|
|||
/* Since we cannot turn off the Rx timestamp logic if the device is
|
||||
* doing Tx timestamping, check if Rx timestamping is configured.
|
||||
*/
|
||||
if (!pf->ptp_rx)
|
||||
if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_rx)
|
||||
return;
|
||||
|
||||
hw = &pf->hw;
|
||||
|
@ -467,7 +479,12 @@ static int i40e_ptp_set_timestamp_mode(struct i40e_pf *pf,
|
|||
switch (config->rx_filter) {
|
||||
case HWTSTAMP_FILTER_NONE:
|
||||
pf->ptp_rx = false;
|
||||
tsyntype = 0;
|
||||
/* We set the type to V1, but do not enable UDP packet
|
||||
* recognition. In this way, we should be as close to
|
||||
* disabling PTP Rx timestamps as possible since V1 packets
|
||||
* are always UDP, since L2 packets are a V2 feature.
|
||||
*/
|
||||
tsyntype = I40E_PRTTSYN_CTL1_TSYNTYPE_V1;
|
||||
break;
|
||||
case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
|
||||
case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
|
||||
|
@ -521,17 +538,18 @@ static int i40e_ptp_set_timestamp_mode(struct i40e_pf *pf,
|
|||
regval &= ~I40E_PFINT_ICR0_ENA_TIMESYNC_MASK;
|
||||
wr32(hw, I40E_PFINT_ICR0_ENA, regval);
|
||||
|
||||
/* There is no simple on/off switch for Rx. To "disable" Rx support,
|
||||
* ignore any received timestamps, rather than turn off the clock.
|
||||
/* Although there is no simple on/off switch for Rx, we "disable" Rx
|
||||
* timestamps by setting to V1 only mode and clear the UDP
|
||||
* recognition. This ought to disable all PTP Rx timestamps as V1
|
||||
* packets are always over UDP. Note that software is configured to
|
||||
* ignore Rx timestamps via the pf->ptp_rx flag.
|
||||
*/
|
||||
if (pf->ptp_rx) {
|
||||
regval = rd32(hw, I40E_PRTTSYN_CTL1);
|
||||
/* clear everything but the enable bit */
|
||||
regval &= I40E_PRTTSYN_CTL1_TSYNENA_MASK;
|
||||
/* now enable bits for desired Rx timestamps */
|
||||
regval |= tsyntype;
|
||||
wr32(hw, I40E_PRTTSYN_CTL1, regval);
|
||||
}
|
||||
regval = rd32(hw, I40E_PRTTSYN_CTL1);
|
||||
/* clear everything but the enable bit */
|
||||
regval &= I40E_PRTTSYN_CTL1_TSYNENA_MASK;
|
||||
/* now enable bits for desired Rx timestamps */
|
||||
regval |= tsyntype;
|
||||
wr32(hw, I40E_PRTTSYN_CTL1, regval);
|
||||
|
||||
return 0;
|
||||
}
|
||||
|
|
|
@ -1939,6 +1939,9 @@ static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
|
|||
* we are not already transmitting a packet to be timestamped
|
||||
*/
|
||||
pf = i40e_netdev_to_pf(tx_ring->netdev);
|
||||
if (!(pf->flags & I40E_FLAG_PTP))
|
||||
return 0;
|
||||
|
||||
if (pf->ptp_tx &&
|
||||
!test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
|
||||
skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
|
||||
|
|
|
@ -211,6 +211,7 @@ struct i40e_hw_capabilities {
|
|||
bool evb_802_1_qbh; /* Bridge Port Extension */
|
||||
bool dcb;
|
||||
bool fcoe;
|
||||
bool iscsi; /* Indicates iSCSI enabled */
|
||||
bool mfp_mode_1;
|
||||
bool mgmt_cem;
|
||||
bool ieee_1588;
|
||||
|
|
|
@ -148,7 +148,7 @@ static inline int i40e_aq_rc_to_posix(u32 aq_ret, u16 aq_rc)
|
|||
|
||||
/* general information */
|
||||
#define I40E_AQ_LARGE_BUF 512
|
||||
#define I40E_ASQ_CMD_TIMEOUT 100 /* msecs */
|
||||
#define I40E_ASQ_CMD_TIMEOUT 250 /* msecs */
|
||||
|
||||
void i40evf_fill_default_direct_cmd_desc(struct i40e_aq_desc *desc,
|
||||
u16 opcode);
|
||||
|
|
|
@ -268,6 +268,8 @@ enum i40e_admin_queue_opc {
|
|||
/* OEM commands */
|
||||
i40e_aqc_opc_oem_parameter_change = 0xFE00,
|
||||
i40e_aqc_opc_oem_device_status_change = 0xFE01,
|
||||
i40e_aqc_opc_oem_ocsd_initialize = 0xFE02,
|
||||
i40e_aqc_opc_oem_ocbb_initialize = 0xFE03,
|
||||
|
||||
/* debug commands */
|
||||
i40e_aqc_opc_debug_get_deviceid = 0xFF00,
|
||||
|
@ -276,7 +278,6 @@ enum i40e_admin_queue_opc {
|
|||
i40e_aqc_opc_debug_write_reg = 0xFF04,
|
||||
i40e_aqc_opc_debug_modify_reg = 0xFF07,
|
||||
i40e_aqc_opc_debug_dump_internals = 0xFF08,
|
||||
i40e_aqc_opc_debug_modify_internals = 0xFF09,
|
||||
};
|
||||
|
||||
/* command structures and indirect data structures */
|
||||
|
@ -410,6 +411,7 @@ struct i40e_aqc_list_capabilities_element_resp {
|
|||
#define I40E_AQ_CAP_ID_VSI 0x0017
|
||||
#define I40E_AQ_CAP_ID_DCB 0x0018
|
||||
#define I40E_AQ_CAP_ID_FCOE 0x0021
|
||||
#define I40E_AQ_CAP_ID_ISCSI 0x0022
|
||||
#define I40E_AQ_CAP_ID_RSS 0x0040
|
||||
#define I40E_AQ_CAP_ID_RXQ 0x0041
|
||||
#define I40E_AQ_CAP_ID_TXQ 0x0042
|
||||
|
@ -454,8 +456,11 @@ struct i40e_aqc_arp_proxy_data {
|
|||
__le32 pfpm_proxyfc;
|
||||
__le32 ip_addr;
|
||||
u8 mac_addr[6];
|
||||
u8 reserved[2];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x14, i40e_aqc_arp_proxy_data);
|
||||
|
||||
/* Set NS Proxy Table Entry Command (indirect 0x0105) */
|
||||
struct i40e_aqc_ns_proxy_data {
|
||||
__le16 table_idx_mac_addr_0;
|
||||
|
@ -481,6 +486,8 @@ struct i40e_aqc_ns_proxy_data {
|
|||
u8 ipv6_addr_1[16];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x3c, i40e_aqc_ns_proxy_data);
|
||||
|
||||
/* Manage LAA Command (0x0106) - obsolete */
|
||||
struct i40e_aqc_mng_laa {
|
||||
__le16 command_flags;
|
||||
|
@ -491,6 +498,8 @@ struct i40e_aqc_mng_laa {
|
|||
u8 reserved2[6];
|
||||
};
|
||||
|
||||
I40E_CHECK_CMD_LENGTH(i40e_aqc_mng_laa);
|
||||
|
||||
/* Manage MAC Address Read Command (indirect 0x0107) */
|
||||
struct i40e_aqc_mac_address_read {
|
||||
__le16 command_flags;
|
||||
|
@ -562,6 +571,8 @@ struct i40e_aqc_get_switch_config_header_resp {
|
|||
u8 reserved[12];
|
||||
};
|
||||
|
||||
I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_config_header_resp);
|
||||
|
||||
struct i40e_aqc_switch_config_element_resp {
|
||||
u8 element_type;
|
||||
#define I40E_AQ_SW_ELEM_TYPE_MAC 1
|
||||
|
@ -587,6 +598,8 @@ struct i40e_aqc_switch_config_element_resp {
|
|||
__le16 element_info;
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_config_element_resp);
|
||||
|
||||
/* Get Switch Configuration (indirect 0x0200)
|
||||
* an array of elements are returned in the response buffer
|
||||
* the first in the array is the header, remainder are elements
|
||||
|
@ -596,6 +609,8 @@ struct i40e_aqc_get_switch_config_resp {
|
|||
struct i40e_aqc_switch_config_element_resp element[1];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_switch_config_resp);
|
||||
|
||||
/* Add Statistics (direct 0x0201)
|
||||
* Remove Statistics (direct 0x0202)
|
||||
*/
|
||||
|
@ -661,6 +676,8 @@ struct i40e_aqc_switch_resource_alloc_element_resp {
|
|||
u8 reserved2[6];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_resource_alloc_element_resp);
|
||||
|
||||
/* Add VSI (indirect 0x0210)
|
||||
* this indirect command uses struct i40e_aqc_vsi_properties_data
|
||||
* as the indirect buffer (128 bytes)
|
||||
|
@ -1092,6 +1109,8 @@ struct i40e_aqc_remove_tag {
|
|||
u8 reserved[12];
|
||||
};
|
||||
|
||||
I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_tag);
|
||||
|
||||
/* Add multicast E-Tag (direct 0x0257)
|
||||
* del multicast E-Tag (direct 0x0258) only uses pv_seid and etag fields
|
||||
* and no external data
|
||||
|
@ -1207,7 +1226,7 @@ struct i40e_aqc_add_remove_cloud_filters_element_data {
|
|||
} ipaddr;
|
||||
__le16 flags;
|
||||
#define I40E_AQC_ADD_CLOUD_FILTER_SHIFT 0
|
||||
#define I40E_AQC_ADD_CLOUD_FILTER_MASK (0x3F << \
|
||||
#define I40E_AQC_ADD_CLOUD_FILTER_MASK (0x3F << \
|
||||
I40E_AQC_ADD_CLOUD_FILTER_SHIFT)
|
||||
/* 0x0000 reserved */
|
||||
#define I40E_AQC_ADD_CLOUD_FILTER_OIP 0x0001
|
||||
|
@ -1240,7 +1259,7 @@ struct i40e_aqc_add_remove_cloud_filters_element_data {
|
|||
u8 reserved[4];
|
||||
__le16 queue_number;
|
||||
#define I40E_AQC_ADD_CLOUD_QUEUE_SHIFT 0
|
||||
#define I40E_AQC_ADD_CLOUD_QUEUE_MASK (0x3F << \
|
||||
#define I40E_AQC_ADD_CLOUD_QUEUE_MASK (0x7FF << \
|
||||
I40E_AQC_ADD_CLOUD_QUEUE_SHIFT)
|
||||
u8 reserved2[14];
|
||||
/* response section */
|
||||
|
@ -1359,6 +1378,8 @@ struct i40e_aqc_configure_vsi_ets_sla_bw_data {
|
|||
u8 reserved1[28];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_configure_vsi_ets_sla_bw_data);
|
||||
|
||||
/* Configure VSI Bandwidth Allocation per Traffic Type (indirect 0x0407)
|
||||
* responds with i40e_aqc_qs_handles_resp
|
||||
*/
|
||||
|
@ -1370,6 +1391,8 @@ struct i40e_aqc_configure_vsi_tc_bw_data {
|
|||
__le16 qs_handles[8];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_vsi_tc_bw_data);
|
||||
|
||||
/* Query vsi bw configuration (indirect 0x0408) */
|
||||
struct i40e_aqc_query_vsi_bw_config_resp {
|
||||
u8 tc_valid_bits;
|
||||
|
@ -1383,6 +1406,8 @@ struct i40e_aqc_query_vsi_bw_config_resp {
|
|||
u8 reserved3[23];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_vsi_bw_config_resp);
|
||||
|
||||
/* Query VSI Bandwidth Allocation per Traffic Type (indirect 0x040A) */
|
||||
struct i40e_aqc_query_vsi_ets_sla_config_resp {
|
||||
u8 tc_valid_bits;
|
||||
|
@ -1394,6 +1419,8 @@ struct i40e_aqc_query_vsi_ets_sla_config_resp {
|
|||
__le16 tc_bw_max[2];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_vsi_ets_sla_config_resp);
|
||||
|
||||
/* Configure Switching Component Bandwidth Limit (direct 0x0410) */
|
||||
struct i40e_aqc_configure_switching_comp_bw_limit {
|
||||
__le16 seid;
|
||||
|
@ -1421,6 +1448,8 @@ struct i40e_aqc_configure_switching_comp_ets_data {
|
|||
u8 reserved2[96];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x80, i40e_aqc_configure_switching_comp_ets_data);
|
||||
|
||||
/* Configure Switching Component Bandwidth Limits per Tc (indirect 0x0416) */
|
||||
struct i40e_aqc_configure_switching_comp_ets_bw_limit_data {
|
||||
u8 tc_valid_bits;
|
||||
|
@ -1432,6 +1461,9 @@ struct i40e_aqc_configure_switching_comp_ets_bw_limit_data {
|
|||
u8 reserved1[28];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x40,
|
||||
i40e_aqc_configure_switching_comp_ets_bw_limit_data);
|
||||
|
||||
/* Configure Switching Component Bandwidth Allocation per Tc
|
||||
* (indirect 0x0417)
|
||||
*/
|
||||
|
@ -1443,6 +1475,8 @@ struct i40e_aqc_configure_switching_comp_bw_config_data {
|
|||
u8 reserved1[20];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_switching_comp_bw_config_data);
|
||||
|
||||
/* Query Switching Component Configuration (indirect 0x0418) */
|
||||
struct i40e_aqc_query_switching_comp_ets_config_resp {
|
||||
u8 tc_valid_bits;
|
||||
|
@ -1453,6 +1487,8 @@ struct i40e_aqc_query_switching_comp_ets_config_resp {
|
|||
u8 reserved2[23];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_switching_comp_ets_config_resp);
|
||||
|
||||
/* Query PhysicalPort ETS Configuration (indirect 0x0419) */
|
||||
struct i40e_aqc_query_port_ets_config_resp {
|
||||
u8 reserved[4];
|
||||
|
@ -1468,6 +1504,8 @@ struct i40e_aqc_query_port_ets_config_resp {
|
|||
u8 reserved3[32];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x44, i40e_aqc_query_port_ets_config_resp);
|
||||
|
||||
/* Query Switching Component Bandwidth Allocation per Traffic Type
|
||||
* (indirect 0x041A)
|
||||
*/
|
||||
|
@ -1482,6 +1520,8 @@ struct i40e_aqc_query_switching_comp_bw_config_resp {
|
|||
__le16 tc_bw_max[2];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_switching_comp_bw_config_resp);
|
||||
|
||||
/* Suspend/resume port TX traffic
|
||||
* (direct 0x041B and 0x041C) uses the generic SEID struct
|
||||
*/
|
||||
|
@ -1495,6 +1535,8 @@ struct i40e_aqc_configure_partition_bw_data {
|
|||
u8 max_bw[16]; /* bandwidth limit */
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x22, i40e_aqc_configure_partition_bw_data);
|
||||
|
||||
/* Get and set the active HMC resource profile and status.
|
||||
* (direct 0x0500) and (direct 0x0501)
|
||||
*/
|
||||
|
@ -1577,6 +1619,8 @@ struct i40e_aqc_module_desc {
|
|||
u8 reserved2[8];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_module_desc);
|
||||
|
||||
struct i40e_aq_get_phy_abilities_resp {
|
||||
__le32 phy_type; /* bitmap using the above enum for offsets */
|
||||
u8 link_speed; /* bitmap using the above enum bit patterns */
|
||||
|
@ -1605,6 +1649,8 @@ struct i40e_aq_get_phy_abilities_resp {
|
|||
struct i40e_aqc_module_desc qualified_module[I40E_AQ_PHY_MAX_QMS];
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x218, i40e_aq_get_phy_abilities_resp);
|
||||
|
||||
/* Set PHY Config (direct 0x0601) */
|
||||
struct i40e_aq_set_phy_config { /* same bits as above in all */
|
||||
__le32 phy_type;
|
||||
|
@ -1788,12 +1834,12 @@ I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_update);
|
|||
/* NVM Config Read (indirect 0x0704) */
|
||||
struct i40e_aqc_nvm_config_read {
|
||||
__le16 cmd_flags;
|
||||
#define ANVM_SINGLE_OR_MULTIPLE_FEATURES_MASK 1
|
||||
#define ANVM_READ_SINGLE_FEATURE 0
|
||||
#define ANVM_READ_MULTIPLE_FEATURES 1
|
||||
#define I40E_AQ_ANVM_SINGLE_OR_MULTIPLE_FEATURES_MASK 1
|
||||
#define I40E_AQ_ANVM_READ_SINGLE_FEATURE 0
|
||||
#define I40E_AQ_ANVM_READ_MULTIPLE_FEATURES 1
|
||||
__le16 element_count;
|
||||
__le16 element_id; /* Feature/field ID */
|
||||
u8 reserved[2];
|
||||
__le16 element_id; /* Feature/field ID */
|
||||
__le16 element_id_msw; /* MSWord of field ID */
|
||||
__le32 address_high;
|
||||
__le32 address_low;
|
||||
};
|
||||
|
@ -1811,21 +1857,32 @@ struct i40e_aqc_nvm_config_write {
|
|||
|
||||
I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_write);
|
||||
|
||||
/* Used for 0x0704 as well as for 0x0705 commands */
|
||||
#define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT 1
|
||||
#define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_MASK \
|
||||
(1 << I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT)
|
||||
#define I40E_AQ_ANVM_FEATURE 0
|
||||
#define I40E_AQ_ANVM_IMMEDIATE_FIELD (1 << FEATURE_OR_IMMEDIATE_SHIFT)
|
||||
struct i40e_aqc_nvm_config_data_feature {
|
||||
__le16 feature_id;
|
||||
__le16 instance_id;
|
||||
#define I40E_AQ_ANVM_FEATURE_OPTION_OEM_ONLY 0x01
|
||||
#define I40E_AQ_ANVM_FEATURE_OPTION_DWORD_MAP 0x08
|
||||
#define I40E_AQ_ANVM_FEATURE_OPTION_POR_CSR 0x10
|
||||
__le16 feature_options;
|
||||
__le16 feature_selection;
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0x6, i40e_aqc_nvm_config_data_feature);
|
||||
|
||||
struct i40e_aqc_nvm_config_data_immediate_field {
|
||||
#define ANVM_FEATURE_OR_IMMEDIATE_MASK 0x2
|
||||
__le16 field_id;
|
||||
__le16 instance_id;
|
||||
__le32 field_id;
|
||||
__le32 field_value;
|
||||
__le16 field_options;
|
||||
__le16 field_value;
|
||||
__le16 reserved;
|
||||
};
|
||||
|
||||
I40E_CHECK_STRUCT_LEN(0xc, i40e_aqc_nvm_config_data_immediate_field);
|
||||
|
||||
/* Send to PF command (indirect 0x0801) id is only used by PF
|
||||
* Send to VF command (indirect 0x0802) id is only used by PF
|
||||
* Send to Peer PF command (indirect 0x0803)
|
||||
|
@ -2082,7 +2139,8 @@ struct i40e_aqc_oem_param_change {
|
|||
#define I40E_AQ_OEM_PARAM_TYPE_BW_CTL 1
|
||||
#define I40E_AQ_OEM_PARAM_MAC 2
|
||||
__le32 param_value1;
|
||||
u8 param_value2[8];
|
||||
__le16 param_value2;
|
||||
u8 reserved[6];
|
||||
};
|
||||
|
||||
I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_param_change);
|
||||
|
@ -2096,6 +2154,28 @@ struct i40e_aqc_oem_state_change {
|
|||
|
||||
I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_state_change);
|
||||
|
||||
/* Initialize OCSD (0xFE02, direct) */
|
||||
struct i40e_aqc_opc_oem_ocsd_initialize {
|
||||
u8 type_status;
|
||||
u8 reserved1[3];
|
||||
__le32 ocsd_memory_block_addr_high;
|
||||
__le32 ocsd_memory_block_addr_low;
|
||||
__le32 requested_update_interval;
|
||||
};
|
||||
|
||||
I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocsd_initialize);
|
||||
|
||||
/* Initialize OCBB (0xFE03, direct) */
|
||||
struct i40e_aqc_opc_oem_ocbb_initialize {
|
||||
u8 type_status;
|
||||
u8 reserved1[3];
|
||||
__le32 ocbb_memory_block_addr_high;
|
||||
__le32 ocbb_memory_block_addr_low;
|
||||
u8 reserved2[4];
|
||||
};
|
||||
|
||||
I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocbb_initialize);
|
||||
|
||||
/* debug commands */
|
||||
|
||||
/* get device id (0xFF00) uses the generic structure */
|
||||
|
|
|
@ -211,6 +211,7 @@ struct i40e_hw_capabilities {
|
|||
bool evb_802_1_qbh; /* Bridge Port Extension */
|
||||
bool dcb;
|
||||
bool fcoe;
|
||||
bool iscsi; /* Indicates iSCSI enabled */
|
||||
bool mfp_mode_1;
|
||||
bool mgmt_cem;
|
||||
bool ieee_1588;
|
||||
|
|
|
@ -36,7 +36,7 @@ char i40evf_driver_name[] = "i40evf";
|
|||
static const char i40evf_driver_string[] =
|
||||
"Intel(R) XL710/X710 Virtual Function Network Driver";
|
||||
|
||||
#define DRV_VERSION "1.0.6"
|
||||
#define DRV_VERSION "1.2.0"
|
||||
const char i40evf_driver_version[] = DRV_VERSION;
|
||||
static const char i40evf_copyright[] =
|
||||
"Copyright (c) 2013 - 2014 Intel Corporation.";
|
||||
|
|
Загрузка…
Ссылка в новой задаче