clocksource/drivers/imx-sysctr: Add internal clock divider handle
The system counter block guide states that the base clock is internally divided by 3 before use, that means the clock input of system counter defined in DT should be base clock which is normally from OSC, and then internally divided by 3 before use. Signed-off-by: Anson Huang <Anson.Huang@nxp.com> Signed-off-by: Daniel Lezcano <daniel.lezcano@linaro.org>
This commit is contained in:
Родитель
1ce861cec0
Коммит
4419e19d81
|
@ -20,6 +20,8 @@
|
||||||
#define SYS_CTR_EN 0x1
|
#define SYS_CTR_EN 0x1
|
||||||
#define SYS_CTR_IRQ_MASK 0x2
|
#define SYS_CTR_IRQ_MASK 0x2
|
||||||
|
|
||||||
|
#define SYS_CTR_CLK_DIV 0x3
|
||||||
|
|
||||||
static void __iomem *sys_ctr_base;
|
static void __iomem *sys_ctr_base;
|
||||||
static u32 cmpcr;
|
static u32 cmpcr;
|
||||||
|
|
||||||
|
@ -134,6 +136,9 @@ static int __init sysctr_timer_init(struct device_node *np)
|
||||||
if (ret)
|
if (ret)
|
||||||
return ret;
|
return ret;
|
||||||
|
|
||||||
|
/* system counter clock is divided by 3 internally */
|
||||||
|
to_sysctr.of_clk.rate /= SYS_CTR_CLK_DIV;
|
||||||
|
|
||||||
sys_ctr_base = timer_of_base(&to_sysctr);
|
sys_ctr_base = timer_of_base(&to_sysctr);
|
||||||
cmpcr = readl(sys_ctr_base + CMPCR);
|
cmpcr = readl(sys_ctr_base + CMPCR);
|
||||||
cmpcr &= ~SYS_CTR_EN;
|
cmpcr &= ~SYS_CTR_EN;
|
||||||
|
|
Загрузка…
Ссылка в новой задаче