arcmsr: revise allocation of second dma_coherent_handle for type B
This modification is for consistency with upcoming adapter type D. Both adapter type B and D have similar H/W and S/W structure. Signed-off-by: Ching Huang <ching2048@areca.com.tw> Reviewed-by: Tomas Henzl <thenzl@redhat.com> Signed-off-by: Christoph Hellwig <hch@lst.de>
This commit is contained in:
Родитель
626fa32c80
Коммит
6e38adfc58
|
@ -507,6 +507,7 @@ struct AdapterControlBlock
|
|||
#define ACB_ADAPTER_TYPE_B 0x00000002 /* hbb M IOP */
|
||||
#define ACB_ADAPTER_TYPE_C 0x00000004 /* hbc P IOP */
|
||||
#define ACB_ADAPTER_TYPE_D 0x00000008 /* hbd A IOP */
|
||||
u32 roundup_ccbsize;
|
||||
struct pci_dev * pdev;
|
||||
struct Scsi_Host * host;
|
||||
unsigned long vir2phy_offset;
|
||||
|
@ -563,6 +564,7 @@ struct AdapterControlBlock
|
|||
dma_addr_t dma_coherent_handle;
|
||||
/* dma_coherent_handle used for memory free */
|
||||
dma_addr_t dma_coherent_handle2;
|
||||
void *dma_coherent2;
|
||||
unsigned int uncache_size;
|
||||
uint8_t rqbuffer[ARCMSR_MAX_QBUFFER];
|
||||
/* data collection buffer for read from 80331 */
|
||||
|
|
|
@ -204,13 +204,10 @@ static struct pci_driver arcmsr_pci_driver = {
|
|||
static void arcmsr_free_mu(struct AdapterControlBlock *acb)
|
||||
{
|
||||
switch (acb->adapter_type) {
|
||||
case ACB_ADAPTER_TYPE_A:
|
||||
case ACB_ADAPTER_TYPE_C:
|
||||
break;
|
||||
case ACB_ADAPTER_TYPE_B:{
|
||||
dma_free_coherent(&acb->pdev->dev,
|
||||
sizeof(struct MessageUnit_B),
|
||||
acb->pmuB, acb->dma_coherent_handle2);
|
||||
dma_free_coherent(&acb->pdev->dev, acb->roundup_ccbsize,
|
||||
acb->dma_coherent2, acb->dma_coherent_handle2);
|
||||
break;
|
||||
}
|
||||
}
|
||||
}
|
||||
|
@ -2236,12 +2233,18 @@ static bool arcmsr_hbaB_get_config(struct AdapterControlBlock *acb)
|
|||
char __iomem *iop_device_map;
|
||||
/*firm_version,21,84-99*/
|
||||
int count;
|
||||
dma_coherent = dma_alloc_coherent(&pdev->dev, sizeof(struct MessageUnit_B), &dma_coherent_handle, GFP_KERNEL);
|
||||
|
||||
acb->roundup_ccbsize = roundup(sizeof(struct MessageUnit_B), 32);
|
||||
dma_coherent = dma_alloc_coherent(&pdev->dev, acb->roundup_ccbsize,
|
||||
&dma_coherent_handle, GFP_KERNEL);
|
||||
if (!dma_coherent){
|
||||
printk(KERN_NOTICE "arcmsr%d: dma_alloc_coherent got error for hbb mu\n", acb->host->host_no);
|
||||
printk(KERN_NOTICE
|
||||
"arcmsr%d: dma_alloc_coherent got error for hbb mu\n",
|
||||
acb->host->host_no);
|
||||
return false;
|
||||
}
|
||||
acb->dma_coherent_handle2 = dma_coherent_handle;
|
||||
acb->dma_coherent2 = dma_coherent;
|
||||
reg = (struct MessageUnit_B *)dma_coherent;
|
||||
acb->pmuB = reg;
|
||||
reg->drv2iop_doorbell= (uint32_t __iomem *)((unsigned long)acb->mem_base0 + ARCMSR_DRV2IOP_DOORBELL);
|
||||
|
@ -2589,6 +2592,7 @@ static int arcmsr_polling_ccbdone(struct AdapterControlBlock *acb,
|
|||
static int arcmsr_iop_confirm(struct AdapterControlBlock *acb)
|
||||
{
|
||||
uint32_t cdb_phyaddr, cdb_phyaddr_hi32;
|
||||
dma_addr_t dma_coherent_handle;
|
||||
|
||||
/*
|
||||
********************************************************************
|
||||
|
@ -2596,8 +2600,16 @@ static int arcmsr_iop_confirm(struct AdapterControlBlock *acb)
|
|||
** if freeccb.HighPart is not zero
|
||||
********************************************************************
|
||||
*/
|
||||
cdb_phyaddr = lower_32_bits(acb->dma_coherent_handle);
|
||||
cdb_phyaddr_hi32 = upper_32_bits(acb->dma_coherent_handle);
|
||||
switch (acb->adapter_type) {
|
||||
case ACB_ADAPTER_TYPE_B:
|
||||
dma_coherent_handle = acb->dma_coherent_handle2;
|
||||
break;
|
||||
default:
|
||||
dma_coherent_handle = acb->dma_coherent_handle;
|
||||
break;
|
||||
}
|
||||
cdb_phyaddr = lower_32_bits(dma_coherent_handle);
|
||||
cdb_phyaddr_hi32 = upper_32_bits(dma_coherent_handle);
|
||||
acb->cdb_phyaddr_hi32 = cdb_phyaddr_hi32;
|
||||
/*
|
||||
***********************************************************************
|
||||
|
@ -2625,7 +2637,6 @@ static int arcmsr_iop_confirm(struct AdapterControlBlock *acb)
|
|||
break;
|
||||
|
||||
case ACB_ADAPTER_TYPE_B: {
|
||||
unsigned long post_queue_phyaddr;
|
||||
uint32_t __iomem *rwbuffer;
|
||||
|
||||
struct MessageUnit_B *reg = acb->pmuB;
|
||||
|
@ -2637,16 +2648,15 @@ static int arcmsr_iop_confirm(struct AdapterControlBlock *acb)
|
|||
acb->host->host_no);
|
||||
return 1;
|
||||
}
|
||||
post_queue_phyaddr = acb->dma_coherent_handle2;
|
||||
rwbuffer = reg->message_rwbuffer;
|
||||
/* driver "set config" signature */
|
||||
writel(ARCMSR_SIGNATURE_SET_CONFIG, rwbuffer++);
|
||||
/* normal should be zero */
|
||||
writel(cdb_phyaddr_hi32, rwbuffer++);
|
||||
/* postQ size (256 + 8)*4 */
|
||||
writel(post_queue_phyaddr, rwbuffer++);
|
||||
writel(cdb_phyaddr, rwbuffer++);
|
||||
/* doneQ size (256 + 8)*4 */
|
||||
writel(post_queue_phyaddr + 1056, rwbuffer++);
|
||||
writel(cdb_phyaddr + 1056, rwbuffer++);
|
||||
/* ccb maxQ size must be --> [(256 + 8)*4]*/
|
||||
writel(1056, rwbuffer);
|
||||
|
||||
|
|
Загрузка…
Ссылка в новой задаче