arm-soc: pin muxing for sh-mobile
This is another cleanup series, containing the move of the Renesas SH-Mobile pin controller code from arch/arm/mach-shmobile over to the generic pinctrl subsystem, changing it over to the common interfaces in the process. Based on agreement between Olof, Paul Mundt, Linus Walleij and Simon, we're merging this large branch of pinctrl conversion through arm-soc, even though it contains the corresponding conversions for arch/sh. Main reason for this is tight dependencies (that will now mostly be broken) between the arch/sh and mach-shmobile implementations. There will be more of this in 3.10 to do device-tree bindings, but this is the initial conversion. -----BEGIN PGP SIGNATURE----- Version: GnuPG v1.4.12 (GNU/Linux) iQIVAwUAUSaEl2CrR//JCVInAQI82RAAjpctH6C0WSrbGU0JvK37UARADhIEExBU DkmKV7i6yZHMZ11L0u2W5DvO+VPMN/hyIQlHmIJzxXQx/yGysnbshgapRkLKNXPx BNOrswOHAuILxxl78b6Wi5DwR0AgLNz2uC8jPFo7FWKjIEIFMV6XTtotc1Je51Cy yTetSIuHjWAYYb2cGcYCoN2DLXq6d+RA1vXebyAWOCfZJqtF0DhMAw14gDuxjyMb 2y5cBZte1ym/mSYtg5JiJGiSnhcl3y5QzUSgIbFJIhnS4DQgztnVXnn5/iAaw0/i 5f/9brGaVsUYlugZ5zA8NY2UUAiwlilN4W8M42Fe5rOJ6bPrwSbSWkFdwEZpZsMU kpV4urrwWVNJAJFCQZx+Cioh1zVxyPdNXtwOwOO73kwf7jSYwr+Kc0K//emw6iOp sCUzTHupgL+TWPlYm5SCG8UcM3Cj8TVxmPJ84n/TqhEiejT+lYHMQs6wVNz/xyMX +1eX+ZAh+gshY/9tnAMDyYDJTFhNJ33yraKW3a/V/ve/3eaf8yJ8vCKaL1ZqN7jt XXbZE26N/Mw8/zazMxfq3NHXpNAiDVVUmMcA8UBUwrRWsVIE/tu4SjmnpFN8BI/j L9NsscehKZEZjyZ2CW4NiPx4VsGncStCsMcYkwk4CMHs5k7lgv0+ptRVekDX8COF oVodlV4ua3w= =U+ce -----END PGP SIGNATURE----- Merge tag 'sh-pinmux' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc Pull sh-mobile pinctrl conversion from Arnd Bergmann: "This is another cleanup series, containing the move of the Renesas SH-Mobile pin controller code from arch/arm/mach-shmobile over to the generic pinctrl subsystem, changing it over to the common interfaces in the process. Based on agreement between Olof, Paul Mundt, Linus Walleij and Simon, we're merging this large branch of pinctrl conversion through arm-soc, even though it contains the corresponding conversions for arch/sh. Main reason for this is tight dependencies (that will now mostly be broken) between the arch/sh and mach-shmobile implementations. There will be more of this in 3.10 to do device-tree bindings, but this is the initial conversion." * tag 'sh-pinmux' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc: (81 commits) sh-pfc: sh_pfc_probe() sizeof() fix sh-pfc: Move sh_pfc.h from include/linux/ to driver directory sh-pfc: Remove pinmux_info definition sh: Remove unused sh_pfc_register_info() function sh: shx3: pinmux: Use driver-provided pinmux info sh: sh7786: pinmux: Use driver-provided pinmux info sh: sh7785: pinmux: Use driver-provided pinmux info sh: sh7757: pinmux: Use driver-provided pinmux info sh: sh7734: pinmux: Use driver-provided pinmux info sh: sh7724: pinmux: Use driver-provided pinmux info sh: sh7723: pinmux: Use driver-provided pinmux info sh: sh7722: pinmux: Use driver-provided pinmux info sh: sh7720: pinmux: Use driver-provided pinmux info sh: sh7269: pinmux: Use driver-provided pinmux info sh: sh7264: pinmux: Use driver-provided pinmux info sh: sh7203: pinmux: Use driver-provided pinmux info ARM: shmobile: sh73a0: Use driver-provided pinmux info ARM: shmobile: sh7372: Use driver-provided pinmux info ARM: shmobile: r8a7779: Use driver-provided pinmux info ARM: shmobile: r8a7740: Use driver-provided pinmux info ...
This commit is contained in:
Коммит
7ae1c76ee5
|
@ -698,6 +698,7 @@ config ARCH_SHMOBILE
|
||||||
select MULTI_IRQ_HANDLER
|
select MULTI_IRQ_HANDLER
|
||||||
select NEED_MACH_MEMORY_H
|
select NEED_MACH_MEMORY_H
|
||||||
select NO_IOPORT
|
select NO_IOPORT
|
||||||
|
select PINCTRL
|
||||||
select PM_GENERIC_DOMAINS if PM
|
select PM_GENERIC_DOMAINS if PM
|
||||||
select SPARSE_IRQ
|
select SPARSE_IRQ
|
||||||
help
|
help
|
||||||
|
|
|
@ -19,13 +19,6 @@ smp-$(CONFIG_ARCH_SH73A0) += smp-sh73a0.o
|
||||||
smp-$(CONFIG_ARCH_R8A7779) += smp-r8a7779.o
|
smp-$(CONFIG_ARCH_R8A7779) += smp-r8a7779.o
|
||||||
smp-$(CONFIG_ARCH_EMEV2) += smp-emev2.o
|
smp-$(CONFIG_ARCH_EMEV2) += smp-emev2.o
|
||||||
|
|
||||||
# Pinmux setup
|
|
||||||
pfc-y :=
|
|
||||||
pfc-$(CONFIG_ARCH_SH7372) += pfc-sh7372.o
|
|
||||||
pfc-$(CONFIG_ARCH_SH73A0) += pfc-sh73a0.o
|
|
||||||
pfc-$(CONFIG_ARCH_R8A7740) += pfc-r8a7740.o
|
|
||||||
pfc-$(CONFIG_ARCH_R8A7779) += pfc-r8a7779.o
|
|
||||||
|
|
||||||
# IRQ objects
|
# IRQ objects
|
||||||
obj-$(CONFIG_ARCH_SH7372) += entry-intc.o
|
obj-$(CONFIG_ARCH_SH7372) += entry-intc.o
|
||||||
obj-$(CONFIG_ARCH_R8A7740) += entry-intc.o
|
obj-$(CONFIG_ARCH_R8A7740) += entry-intc.o
|
||||||
|
@ -51,4 +44,3 @@ obj-$(CONFIG_MACH_KZM9G) += board-kzm9g.o
|
||||||
|
|
||||||
# Framework support
|
# Framework support
|
||||||
obj-$(CONFIG_SMP) += $(smp-y)
|
obj-$(CONFIG_SMP) += $(smp-y)
|
||||||
obj-$(CONFIG_GENERIC_GPIO) += $(pfc-y)
|
|
||||||
|
|
|
@ -68,6 +68,32 @@ void __init r8a7740_map_io(void)
|
||||||
iotable_init(r8a7740_io_desc, ARRAY_SIZE(r8a7740_io_desc));
|
iotable_init(r8a7740_io_desc, ARRAY_SIZE(r8a7740_io_desc));
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/* PFC */
|
||||||
|
static struct resource r8a7740_pfc_resources[] = {
|
||||||
|
[0] = {
|
||||||
|
.start = 0xe6050000,
|
||||||
|
.end = 0xe6057fff,
|
||||||
|
.flags = IORESOURCE_MEM,
|
||||||
|
},
|
||||||
|
[1] = {
|
||||||
|
.start = 0xe605800c,
|
||||||
|
.end = 0xe605802b,
|
||||||
|
.flags = IORESOURCE_MEM,
|
||||||
|
}
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct platform_device r8a7740_pfc_device = {
|
||||||
|
.name = "pfc-r8a7740",
|
||||||
|
.id = -1,
|
||||||
|
.resource = r8a7740_pfc_resources,
|
||||||
|
.num_resources = ARRAY_SIZE(r8a7740_pfc_resources),
|
||||||
|
};
|
||||||
|
|
||||||
|
void __init r8a7740_pinmux_init(void)
|
||||||
|
{
|
||||||
|
platform_device_register(&r8a7740_pfc_device);
|
||||||
|
}
|
||||||
|
|
||||||
/* SCIFA0 */
|
/* SCIFA0 */
|
||||||
static struct plat_sci_port scif0_platform_data = {
|
static struct plat_sci_port scif0_platform_data = {
|
||||||
.mapbase = 0xe6c40000,
|
.mapbase = 0xe6c40000,
|
||||||
|
|
|
@ -60,6 +60,31 @@ void __init r8a7779_map_io(void)
|
||||||
iotable_init(r8a7779_io_desc, ARRAY_SIZE(r8a7779_io_desc));
|
iotable_init(r8a7779_io_desc, ARRAY_SIZE(r8a7779_io_desc));
|
||||||
}
|
}
|
||||||
|
|
||||||
|
static struct resource r8a7779_pfc_resources[] = {
|
||||||
|
[0] = {
|
||||||
|
.start = 0xfffc0000,
|
||||||
|
.end = 0xfffc023b,
|
||||||
|
.flags = IORESOURCE_MEM,
|
||||||
|
},
|
||||||
|
[1] = {
|
||||||
|
.start = 0xffc40000,
|
||||||
|
.end = 0xffc46fff,
|
||||||
|
.flags = IORESOURCE_MEM,
|
||||||
|
}
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct platform_device r8a7779_pfc_device = {
|
||||||
|
.name = "pfc-r8a7779",
|
||||||
|
.id = -1,
|
||||||
|
.resource = r8a7779_pfc_resources,
|
||||||
|
.num_resources = ARRAY_SIZE(r8a7779_pfc_resources),
|
||||||
|
};
|
||||||
|
|
||||||
|
void __init r8a7779_pinmux_init(void)
|
||||||
|
{
|
||||||
|
platform_device_register(&r8a7779_pfc_device);
|
||||||
|
}
|
||||||
|
|
||||||
static struct plat_sci_port scif0_platform_data = {
|
static struct plat_sci_port scif0_platform_data = {
|
||||||
.mapbase = 0xffe40000,
|
.mapbase = 0xffe40000,
|
||||||
.flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP,
|
.flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP,
|
||||||
|
|
|
@ -60,6 +60,32 @@ void __init sh7372_map_io(void)
|
||||||
iotable_init(sh7372_io_desc, ARRAY_SIZE(sh7372_io_desc));
|
iotable_init(sh7372_io_desc, ARRAY_SIZE(sh7372_io_desc));
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/* PFC */
|
||||||
|
static struct resource sh7372_pfc_resources[] = {
|
||||||
|
[0] = {
|
||||||
|
.start = 0xe6050000,
|
||||||
|
.end = 0xe6057fff,
|
||||||
|
.flags = IORESOURCE_MEM,
|
||||||
|
},
|
||||||
|
[1] = {
|
||||||
|
.start = 0xe605800c,
|
||||||
|
.end = 0xe6058027,
|
||||||
|
.flags = IORESOURCE_MEM,
|
||||||
|
}
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct platform_device sh7372_pfc_device = {
|
||||||
|
.name = "pfc-sh7372",
|
||||||
|
.id = -1,
|
||||||
|
.resource = sh7372_pfc_resources,
|
||||||
|
.num_resources = ARRAY_SIZE(sh7372_pfc_resources),
|
||||||
|
};
|
||||||
|
|
||||||
|
void __init sh7372_pinmux_init(void)
|
||||||
|
{
|
||||||
|
platform_device_register(&sh7372_pfc_device);
|
||||||
|
}
|
||||||
|
|
||||||
/* SCIFA0 */
|
/* SCIFA0 */
|
||||||
static struct plat_sci_port scif0_platform_data = {
|
static struct plat_sci_port scif0_platform_data = {
|
||||||
.mapbase = 0xe6c40000,
|
.mapbase = 0xe6c40000,
|
||||||
|
|
|
@ -57,6 +57,31 @@ void __init sh73a0_map_io(void)
|
||||||
iotable_init(sh73a0_io_desc, ARRAY_SIZE(sh73a0_io_desc));
|
iotable_init(sh73a0_io_desc, ARRAY_SIZE(sh73a0_io_desc));
|
||||||
}
|
}
|
||||||
|
|
||||||
|
static struct resource sh73a0_pfc_resources[] = {
|
||||||
|
[0] = {
|
||||||
|
.start = 0xe6050000,
|
||||||
|
.end = 0xe6057fff,
|
||||||
|
.flags = IORESOURCE_MEM,
|
||||||
|
},
|
||||||
|
[1] = {
|
||||||
|
.start = 0xe605801c,
|
||||||
|
.end = 0xe6058027,
|
||||||
|
.flags = IORESOURCE_MEM,
|
||||||
|
}
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct platform_device sh73a0_pfc_device = {
|
||||||
|
.name = "pfc-sh73a0",
|
||||||
|
.id = -1,
|
||||||
|
.resource = sh73a0_pfc_resources,
|
||||||
|
.num_resources = ARRAY_SIZE(sh73a0_pfc_resources),
|
||||||
|
};
|
||||||
|
|
||||||
|
void __init sh73a0_pinmux_init(void)
|
||||||
|
{
|
||||||
|
platform_device_register(&sh73a0_pfc_device);
|
||||||
|
}
|
||||||
|
|
||||||
static struct plat_sci_port scif0_platform_data = {
|
static struct plat_sci_port scif0_platform_data = {
|
||||||
.mapbase = 0xe6c40000,
|
.mapbase = 0xe6c40000,
|
||||||
.flags = UPF_BOOT_AUTOCONF,
|
.flags = UPF_BOOT_AUTOCONF,
|
||||||
|
|
|
@ -272,6 +272,7 @@ config CPU_SUBTYPE_SH7203
|
||||||
select SYS_SUPPORTS_CMT
|
select SYS_SUPPORTS_CMT
|
||||||
select SYS_SUPPORTS_MTU2
|
select SYS_SUPPORTS_MTU2
|
||||||
select ARCH_WANT_OPTIONAL_GPIOLIB
|
select ARCH_WANT_OPTIONAL_GPIOLIB
|
||||||
|
select PINCTRL
|
||||||
|
|
||||||
config CPU_SUBTYPE_SH7206
|
config CPU_SUBTYPE_SH7206
|
||||||
bool "Support SH7206 processor"
|
bool "Support SH7206 processor"
|
||||||
|
@ -292,6 +293,7 @@ config CPU_SUBTYPE_SH7264
|
||||||
select CPU_HAS_FPU
|
select CPU_HAS_FPU
|
||||||
select SYS_SUPPORTS_CMT
|
select SYS_SUPPORTS_CMT
|
||||||
select SYS_SUPPORTS_MTU2
|
select SYS_SUPPORTS_MTU2
|
||||||
|
select PINCTRL
|
||||||
|
|
||||||
config CPU_SUBTYPE_SH7269
|
config CPU_SUBTYPE_SH7269
|
||||||
bool "Support SH7269 processor"
|
bool "Support SH7269 processor"
|
||||||
|
@ -299,6 +301,7 @@ config CPU_SUBTYPE_SH7269
|
||||||
select CPU_HAS_FPU
|
select CPU_HAS_FPU
|
||||||
select SYS_SUPPORTS_CMT
|
select SYS_SUPPORTS_CMT
|
||||||
select SYS_SUPPORTS_MTU2
|
select SYS_SUPPORTS_MTU2
|
||||||
|
select PINCTRL
|
||||||
|
|
||||||
config CPU_SUBTYPE_MXG
|
config CPU_SUBTYPE_MXG
|
||||||
bool "Support MX-G processor"
|
bool "Support MX-G processor"
|
||||||
|
@ -360,6 +363,7 @@ config CPU_SUBTYPE_SH7720
|
||||||
select ARCH_WANT_OPTIONAL_GPIOLIB
|
select ARCH_WANT_OPTIONAL_GPIOLIB
|
||||||
select USB_ARCH_HAS_OHCI
|
select USB_ARCH_HAS_OHCI
|
||||||
select USB_OHCI_SH if USB_OHCI_HCD
|
select USB_OHCI_SH if USB_OHCI_HCD
|
||||||
|
select PINCTRL
|
||||||
help
|
help
|
||||||
Select SH7720 if you have a SH3-DSP SH7720 CPU.
|
Select SH7720 if you have a SH3-DSP SH7720 CPU.
|
||||||
|
|
||||||
|
@ -425,6 +429,7 @@ config CPU_SUBTYPE_SH7723
|
||||||
select ARCH_SPARSEMEM_ENABLE
|
select ARCH_SPARSEMEM_ENABLE
|
||||||
select SYS_SUPPORTS_CMT
|
select SYS_SUPPORTS_CMT
|
||||||
select ARCH_WANT_OPTIONAL_GPIOLIB
|
select ARCH_WANT_OPTIONAL_GPIOLIB
|
||||||
|
select PINCTRL
|
||||||
help
|
help
|
||||||
Select SH7723 if you have an SH-MobileR2 CPU.
|
Select SH7723 if you have an SH-MobileR2 CPU.
|
||||||
|
|
||||||
|
@ -436,6 +441,7 @@ config CPU_SUBTYPE_SH7724
|
||||||
select ARCH_SPARSEMEM_ENABLE
|
select ARCH_SPARSEMEM_ENABLE
|
||||||
select SYS_SUPPORTS_CMT
|
select SYS_SUPPORTS_CMT
|
||||||
select ARCH_WANT_OPTIONAL_GPIOLIB
|
select ARCH_WANT_OPTIONAL_GPIOLIB
|
||||||
|
select PINCTRL
|
||||||
help
|
help
|
||||||
Select SH7724 if you have an SH-MobileR2R CPU.
|
Select SH7724 if you have an SH-MobileR2R CPU.
|
||||||
|
|
||||||
|
@ -446,6 +452,7 @@ config CPU_SUBTYPE_SH7734
|
||||||
select ARCH_WANT_OPTIONAL_GPIOLIB
|
select ARCH_WANT_OPTIONAL_GPIOLIB
|
||||||
select USB_ARCH_HAS_OHCI
|
select USB_ARCH_HAS_OHCI
|
||||||
select USB_ARCH_HAS_EHCI
|
select USB_ARCH_HAS_EHCI
|
||||||
|
select PINCTRL
|
||||||
help
|
help
|
||||||
Select SH7734 if you have a SH4A SH7734 CPU.
|
Select SH7734 if you have a SH4A SH7734 CPU.
|
||||||
|
|
||||||
|
@ -456,6 +463,7 @@ config CPU_SUBTYPE_SH7757
|
||||||
select ARCH_WANT_OPTIONAL_GPIOLIB
|
select ARCH_WANT_OPTIONAL_GPIOLIB
|
||||||
select USB_ARCH_HAS_OHCI
|
select USB_ARCH_HAS_OHCI
|
||||||
select USB_ARCH_HAS_EHCI
|
select USB_ARCH_HAS_EHCI
|
||||||
|
select PINCTRL
|
||||||
help
|
help
|
||||||
Select SH7757 if you have a SH4A SH7757 CPU.
|
Select SH7757 if you have a SH4A SH7757 CPU.
|
||||||
|
|
||||||
|
@ -482,6 +490,7 @@ config CPU_SUBTYPE_SH7785
|
||||||
select ARCH_SPARSEMEM_ENABLE
|
select ARCH_SPARSEMEM_ENABLE
|
||||||
select SYS_SUPPORTS_NUMA
|
select SYS_SUPPORTS_NUMA
|
||||||
select ARCH_WANT_OPTIONAL_GPIOLIB
|
select ARCH_WANT_OPTIONAL_GPIOLIB
|
||||||
|
select PINCTRL
|
||||||
|
|
||||||
config CPU_SUBTYPE_SH7786
|
config CPU_SUBTYPE_SH7786
|
||||||
bool "Support SH7786 processor"
|
bool "Support SH7786 processor"
|
||||||
|
@ -494,6 +503,7 @@ config CPU_SUBTYPE_SH7786
|
||||||
select USB_OHCI_SH if USB_OHCI_HCD
|
select USB_OHCI_SH if USB_OHCI_HCD
|
||||||
select USB_ARCH_HAS_EHCI
|
select USB_ARCH_HAS_EHCI
|
||||||
select USB_EHCI_SH if USB_EHCI_HCD
|
select USB_EHCI_SH if USB_EHCI_HCD
|
||||||
|
select PINCTRL
|
||||||
|
|
||||||
config CPU_SUBTYPE_SHX3
|
config CPU_SUBTYPE_SHX3
|
||||||
bool "Support SH-X3 processor"
|
bool "Support SH-X3 processor"
|
||||||
|
@ -501,6 +511,7 @@ config CPU_SUBTYPE_SHX3
|
||||||
select CPU_SHX3
|
select CPU_SHX3
|
||||||
select GENERIC_CLOCKEVENTS_BROADCAST if SMP
|
select GENERIC_CLOCKEVENTS_BROADCAST if SMP
|
||||||
select ARCH_REQUIRE_GPIOLIB
|
select ARCH_REQUIRE_GPIOLIB
|
||||||
|
select PINCTRL
|
||||||
|
|
||||||
# SH4AL-DSP Processor Support
|
# SH4AL-DSP Processor Support
|
||||||
|
|
||||||
|
@ -519,6 +530,7 @@ config CPU_SUBTYPE_SH7722
|
||||||
select SYS_SUPPORTS_NUMA
|
select SYS_SUPPORTS_NUMA
|
||||||
select SYS_SUPPORTS_CMT
|
select SYS_SUPPORTS_CMT
|
||||||
select ARCH_WANT_OPTIONAL_GPIOLIB
|
select ARCH_WANT_OPTIONAL_GPIOLIB
|
||||||
|
select PINCTRL
|
||||||
|
|
||||||
config CPU_SUBTYPE_SH7366
|
config CPU_SUBTYPE_SH7366
|
||||||
bool "Support SH7366 processor"
|
bool "Support SH7366 processor"
|
||||||
|
|
|
@ -20,7 +20,7 @@
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
#define ARCH_NR_GPIOS 512
|
#define ARCH_NR_GPIOS 512
|
||||||
#include <linux/sh_pfc.h>
|
#include <asm-generic/gpio.h>
|
||||||
|
|
||||||
#ifdef CONFIG_GPIOLIB
|
#ifdef CONFIG_GPIOLIB
|
||||||
|
|
||||||
|
|
|
@ -0,0 +1,26 @@
|
||||||
|
/*
|
||||||
|
* SH Pin Function Control Initialization
|
||||||
|
*
|
||||||
|
* Copyright (C) 2012 Renesas Solutions Corp.
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License as published by
|
||||||
|
* the Free Software Foundation; version 2 of the License.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*/
|
||||||
|
|
||||||
|
#ifndef __ARCH_SH_CPU_PFC_H__
|
||||||
|
#define __ARCH_SH_CPU_PFC_H__
|
||||||
|
|
||||||
|
#include <linux/types.h>
|
||||||
|
|
||||||
|
struct resource;
|
||||||
|
|
||||||
|
int sh_pfc_register(const char *name,
|
||||||
|
struct resource *resource, u32 num_resources);
|
||||||
|
|
||||||
|
#endif /* __ARCH_SH_CPU_PFC_H__ */
|
|
@ -184,7 +184,7 @@ enum {
|
||||||
/* SIUA */
|
/* SIUA */
|
||||||
GPIO_FN_SIUAFCK, GPIO_FN_SIUAILR, GPIO_FN_SIUAIBT, GPIO_FN_SIUAISLD,
|
GPIO_FN_SIUAFCK, GPIO_FN_SIUAILR, GPIO_FN_SIUAIBT, GPIO_FN_SIUAISLD,
|
||||||
GPIO_FN_SIUAOLR, GPIO_FN_SIUAOBT, GPIO_FN_SIUAOSLD, GPIO_FN_SIUAMCK,
|
GPIO_FN_SIUAOLR, GPIO_FN_SIUAOBT, GPIO_FN_SIUAOSLD, GPIO_FN_SIUAMCK,
|
||||||
GPIO_FN_SIUAISPD, GPIO_FN_SIUOSPD,
|
GPIO_FN_SIUAISPD, GPIO_FN_SIUAOSPD,
|
||||||
|
|
||||||
/* SIUB */
|
/* SIUB */
|
||||||
GPIO_FN_SIUBFCK, GPIO_FN_SIUBILR, GPIO_FN_SIUBIBT, GPIO_FN_SIUBISLD,
|
GPIO_FN_SIUBFCK, GPIO_FN_SIUBILR, GPIO_FN_SIUBIBT, GPIO_FN_SIUBISLD,
|
||||||
|
|
|
@ -32,16 +32,14 @@ enum {
|
||||||
GPIO_PD3, GPIO_PD2, GPIO_PD1, GPIO_PD0,
|
GPIO_PD3, GPIO_PD2, GPIO_PD1, GPIO_PD0,
|
||||||
|
|
||||||
/* PE */
|
/* PE */
|
||||||
GPIO_PE5, GPIO_PE4, GPIO_PE3, GPIO_PE2,
|
GPIO_PE7, GPIO_PE6,
|
||||||
GPIO_PE1, GPIO_PE0,
|
|
||||||
|
|
||||||
/* PF */
|
/* PF */
|
||||||
GPIO_PF7, GPIO_PF6, GPIO_PF5, GPIO_PF4,
|
GPIO_PF7, GPIO_PF6, GPIO_PF5, GPIO_PF4,
|
||||||
GPIO_PF3, GPIO_PF2, GPIO_PF1, GPIO_PF0,
|
GPIO_PF3, GPIO_PF2, GPIO_PF1, GPIO_PF0,
|
||||||
|
|
||||||
/* PG */
|
/* PG */
|
||||||
GPIO_PG7, GPIO_PG6, GPIO_PG5, GPIO_PG4,
|
GPIO_PG7, GPIO_PG6, GPIO_PG5,
|
||||||
GPIO_PG3, GPIO_PG2, GPIO_PG1, GPIO_PG0,
|
|
||||||
|
|
||||||
/* PH */
|
/* PH */
|
||||||
GPIO_PH7, GPIO_PH6, GPIO_PH5, GPIO_PH4,
|
GPIO_PH7, GPIO_PH6, GPIO_PH5, GPIO_PH4,
|
||||||
|
@ -49,7 +47,7 @@ enum {
|
||||||
|
|
||||||
/* PJ */
|
/* PJ */
|
||||||
GPIO_PJ7, GPIO_PJ6, GPIO_PJ5, GPIO_PJ4,
|
GPIO_PJ7, GPIO_PJ6, GPIO_PJ5, GPIO_PJ4,
|
||||||
GPIO_PJ3, GPIO_PJ2, GPIO_PJ1, GPIO_PJ0,
|
GPIO_PJ3, GPIO_PJ2, GPIO_PJ1,
|
||||||
|
|
||||||
/* DU */
|
/* DU */
|
||||||
GPIO_FN_DCLKIN, GPIO_FN_DCLKOUT, GPIO_FN_ODDF,
|
GPIO_FN_DCLKIN, GPIO_FN_DCLKOUT, GPIO_FN_ODDF,
|
||||||
|
|
|
@ -18,4 +18,4 @@ obj-$(CONFIG_ARCH_SHMOBILE) += shmobile/
|
||||||
obj-$(CONFIG_SH_ADC) += adc.o
|
obj-$(CONFIG_SH_ADC) += adc.o
|
||||||
obj-$(CONFIG_SH_CLK_CPG_LEGACY) += clock-cpg.o
|
obj-$(CONFIG_SH_CLK_CPG_LEGACY) += clock-cpg.o
|
||||||
|
|
||||||
obj-y += irq/ init.o clock.o fpu.o proc.o
|
obj-y += irq/ init.o clock.o fpu.o pfc.o proc.o
|
||||||
|
|
|
@ -0,0 +1,33 @@
|
||||||
|
/*
|
||||||
|
* SH Pin Function Control Initialization
|
||||||
|
*
|
||||||
|
* Copyright (C) 2012 Renesas Solutions Corp.
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License as published by
|
||||||
|
* the Free Software Foundation; version 2 of the License.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <linux/init.h>
|
||||||
|
#include <linux/platform_device.h>
|
||||||
|
|
||||||
|
#include <cpu/pfc.h>
|
||||||
|
|
||||||
|
static struct platform_device sh_pfc_device = {
|
||||||
|
.id = -1,
|
||||||
|
};
|
||||||
|
|
||||||
|
int __init sh_pfc_register(const char *name,
|
||||||
|
struct resource *resource, u32 num_resources)
|
||||||
|
{
|
||||||
|
sh_pfc_device.name = name;
|
||||||
|
sh_pfc_device.num_resources = num_resources;
|
||||||
|
sh_pfc_device.resource = resource;
|
||||||
|
|
||||||
|
return platform_device_register(&sh_pfc_device);
|
||||||
|
}
|
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
|
@ -15,829 +15,11 @@
|
||||||
|
|
||||||
#include <linux/init.h>
|
#include <linux/init.h>
|
||||||
#include <linux/kernel.h>
|
#include <linux/kernel.h>
|
||||||
#include <linux/gpio.h>
|
#include <cpu/pfc.h>
|
||||||
#include <cpu/sh7786.h>
|
|
||||||
|
|
||||||
enum {
|
|
||||||
PINMUX_RESERVED = 0,
|
|
||||||
|
|
||||||
PINMUX_DATA_BEGIN,
|
|
||||||
PA7_DATA, PA6_DATA, PA5_DATA, PA4_DATA,
|
|
||||||
PA3_DATA, PA2_DATA, PA1_DATA, PA0_DATA,
|
|
||||||
PB7_DATA, PB6_DATA, PB5_DATA, PB4_DATA,
|
|
||||||
PB3_DATA, PB2_DATA, PB1_DATA, PB0_DATA,
|
|
||||||
PC7_DATA, PC6_DATA, PC5_DATA, PC4_DATA,
|
|
||||||
PC3_DATA, PC2_DATA, PC1_DATA, PC0_DATA,
|
|
||||||
PD7_DATA, PD6_DATA, PD5_DATA, PD4_DATA,
|
|
||||||
PD3_DATA, PD2_DATA, PD1_DATA, PD0_DATA,
|
|
||||||
PE7_DATA, PE6_DATA,
|
|
||||||
PF7_DATA, PF6_DATA, PF5_DATA, PF4_DATA,
|
|
||||||
PF3_DATA, PF2_DATA, PF1_DATA, PF0_DATA,
|
|
||||||
PG7_DATA, PG6_DATA, PG5_DATA,
|
|
||||||
PH7_DATA, PH6_DATA, PH5_DATA, PH4_DATA,
|
|
||||||
PH3_DATA, PH2_DATA, PH1_DATA, PH0_DATA,
|
|
||||||
PJ7_DATA, PJ6_DATA, PJ5_DATA, PJ4_DATA,
|
|
||||||
PJ3_DATA, PJ2_DATA, PJ1_DATA,
|
|
||||||
PINMUX_DATA_END,
|
|
||||||
|
|
||||||
PINMUX_INPUT_BEGIN,
|
|
||||||
PA7_IN, PA6_IN, PA5_IN, PA4_IN,
|
|
||||||
PA3_IN, PA2_IN, PA1_IN, PA0_IN,
|
|
||||||
PB7_IN, PB6_IN, PB5_IN, PB4_IN,
|
|
||||||
PB3_IN, PB2_IN, PB1_IN, PB0_IN,
|
|
||||||
PC7_IN, PC6_IN, PC5_IN, PC4_IN,
|
|
||||||
PC3_IN, PC2_IN, PC1_IN, PC0_IN,
|
|
||||||
PD7_IN, PD6_IN, PD5_IN, PD4_IN,
|
|
||||||
PD3_IN, PD2_IN, PD1_IN, PD0_IN,
|
|
||||||
PE7_IN, PE6_IN,
|
|
||||||
PF7_IN, PF6_IN, PF5_IN, PF4_IN,
|
|
||||||
PF3_IN, PF2_IN, PF1_IN, PF0_IN,
|
|
||||||
PG7_IN, PG6_IN, PG5_IN,
|
|
||||||
PH7_IN, PH6_IN, PH5_IN, PH4_IN,
|
|
||||||
PH3_IN, PH2_IN, PH1_IN, PH0_IN,
|
|
||||||
PJ7_IN, PJ6_IN, PJ5_IN, PJ4_IN,
|
|
||||||
PJ3_IN, PJ2_IN, PJ1_IN,
|
|
||||||
PINMUX_INPUT_END,
|
|
||||||
|
|
||||||
PINMUX_INPUT_PULLUP_BEGIN,
|
|
||||||
PA7_IN_PU, PA6_IN_PU, PA5_IN_PU, PA4_IN_PU,
|
|
||||||
PA3_IN_PU, PA2_IN_PU, PA1_IN_PU, PA0_IN_PU,
|
|
||||||
PB7_IN_PU, PB6_IN_PU, PB5_IN_PU, PB4_IN_PU,
|
|
||||||
PB3_IN_PU, PB2_IN_PU, PB1_IN_PU, PB0_IN_PU,
|
|
||||||
PC7_IN_PU, PC6_IN_PU, PC5_IN_PU, PC4_IN_PU,
|
|
||||||
PC3_IN_PU, PC2_IN_PU, PC1_IN_PU, PC0_IN_PU,
|
|
||||||
PD7_IN_PU, PD6_IN_PU, PD5_IN_PU, PD4_IN_PU,
|
|
||||||
PD3_IN_PU, PD2_IN_PU, PD1_IN_PU, PD0_IN_PU,
|
|
||||||
PE7_IN_PU, PE6_IN_PU,
|
|
||||||
PF7_IN_PU, PF6_IN_PU, PF5_IN_PU, PF4_IN_PU,
|
|
||||||
PF3_IN_PU, PF2_IN_PU, PF1_IN_PU, PF0_IN_PU,
|
|
||||||
PG7_IN_PU, PG6_IN_PU, PG5_IN_PU,
|
|
||||||
PH7_IN_PU, PH6_IN_PU, PH5_IN_PU, PH4_IN_PU,
|
|
||||||
PH3_IN_PU, PH2_IN_PU, PH1_IN_PU, PH0_IN_PU,
|
|
||||||
PJ7_IN_PU, PJ6_IN_PU, PJ5_IN_PU, PJ4_IN_PU,
|
|
||||||
PJ3_IN_PU, PJ2_IN_PU, PJ1_IN_PU,
|
|
||||||
PINMUX_INPUT_PULLUP_END,
|
|
||||||
|
|
||||||
PINMUX_OUTPUT_BEGIN,
|
|
||||||
PA7_OUT, PA6_OUT, PA5_OUT, PA4_OUT,
|
|
||||||
PA3_OUT, PA2_OUT, PA1_OUT, PA0_OUT,
|
|
||||||
PB7_OUT, PB6_OUT, PB5_OUT, PB4_OUT,
|
|
||||||
PB3_OUT, PB2_OUT, PB1_OUT, PB0_OUT,
|
|
||||||
PC7_OUT, PC6_OUT, PC5_OUT, PC4_OUT,
|
|
||||||
PC3_OUT, PC2_OUT, PC1_OUT, PC0_OUT,
|
|
||||||
PD7_OUT, PD6_OUT, PD5_OUT, PD4_OUT,
|
|
||||||
PD3_OUT, PD2_OUT, PD1_OUT, PD0_OUT,
|
|
||||||
PE7_OUT, PE6_OUT,
|
|
||||||
PF7_OUT, PF6_OUT, PF5_OUT, PF4_OUT,
|
|
||||||
PF3_OUT, PF2_OUT, PF1_OUT, PF0_OUT,
|
|
||||||
PG7_OUT, PG6_OUT, PG5_OUT,
|
|
||||||
PH7_OUT, PH6_OUT, PH5_OUT, PH4_OUT,
|
|
||||||
PH3_OUT, PH2_OUT, PH1_OUT, PH0_OUT,
|
|
||||||
PJ7_OUT, PJ6_OUT, PJ5_OUT, PJ4_OUT,
|
|
||||||
PJ3_OUT, PJ2_OUT, PJ1_OUT,
|
|
||||||
PINMUX_OUTPUT_END,
|
|
||||||
|
|
||||||
PINMUX_FUNCTION_BEGIN,
|
|
||||||
PA7_FN, PA6_FN, PA5_FN, PA4_FN,
|
|
||||||
PA3_FN, PA2_FN, PA1_FN, PA0_FN,
|
|
||||||
PB7_FN, PB6_FN, PB5_FN, PB4_FN,
|
|
||||||
PB3_FN, PB2_FN, PB1_FN, PB0_FN,
|
|
||||||
PC7_FN, PC6_FN, PC5_FN, PC4_FN,
|
|
||||||
PC3_FN, PC2_FN, PC1_FN, PC0_FN,
|
|
||||||
PD7_FN, PD6_FN, PD5_FN, PD4_FN,
|
|
||||||
PD3_FN, PD2_FN, PD1_FN, PD0_FN,
|
|
||||||
PE7_FN, PE6_FN,
|
|
||||||
PF7_FN, PF6_FN, PF5_FN, PF4_FN,
|
|
||||||
PF3_FN, PF2_FN, PF1_FN, PF0_FN,
|
|
||||||
PG7_FN, PG6_FN, PG5_FN,
|
|
||||||
PH7_FN, PH6_FN, PH5_FN, PH4_FN,
|
|
||||||
PH3_FN, PH2_FN, PH1_FN, PH0_FN,
|
|
||||||
PJ7_FN, PJ6_FN, PJ5_FN, PJ4_FN,
|
|
||||||
PJ3_FN, PJ2_FN, PJ1_FN,
|
|
||||||
P1MSEL14_0, P1MSEL14_1,
|
|
||||||
P1MSEL13_0, P1MSEL13_1,
|
|
||||||
P1MSEL12_0, P1MSEL12_1,
|
|
||||||
P1MSEL11_0, P1MSEL11_1,
|
|
||||||
P1MSEL10_0, P1MSEL10_1,
|
|
||||||
P1MSEL9_0, P1MSEL9_1,
|
|
||||||
P1MSEL8_0, P1MSEL8_1,
|
|
||||||
P1MSEL7_0, P1MSEL7_1,
|
|
||||||
P1MSEL6_0, P1MSEL6_1,
|
|
||||||
P1MSEL5_0, P1MSEL5_1,
|
|
||||||
P1MSEL4_0, P1MSEL4_1,
|
|
||||||
P1MSEL3_0, P1MSEL3_1,
|
|
||||||
P1MSEL2_0, P1MSEL2_1,
|
|
||||||
P1MSEL1_0, P1MSEL1_1,
|
|
||||||
P1MSEL0_0, P1MSEL0_1,
|
|
||||||
|
|
||||||
P2MSEL15_0, P2MSEL15_1,
|
|
||||||
P2MSEL14_0, P2MSEL14_1,
|
|
||||||
P2MSEL13_0, P2MSEL13_1,
|
|
||||||
P2MSEL12_0, P2MSEL12_1,
|
|
||||||
P2MSEL11_0, P2MSEL11_1,
|
|
||||||
P2MSEL10_0, P2MSEL10_1,
|
|
||||||
P2MSEL9_0, P2MSEL9_1,
|
|
||||||
P2MSEL8_0, P2MSEL8_1,
|
|
||||||
P2MSEL7_0, P2MSEL7_1,
|
|
||||||
P2MSEL6_0, P2MSEL6_1,
|
|
||||||
P2MSEL5_0, P2MSEL5_1,
|
|
||||||
P2MSEL4_0, P2MSEL4_1,
|
|
||||||
P2MSEL3_0, P2MSEL3_1,
|
|
||||||
P2MSEL2_0, P2MSEL2_1,
|
|
||||||
P2MSEL1_0, P2MSEL1_1,
|
|
||||||
P2MSEL0_0, P2MSEL0_1,
|
|
||||||
PINMUX_FUNCTION_END,
|
|
||||||
|
|
||||||
PINMUX_MARK_BEGIN,
|
|
||||||
DCLKIN_MARK, DCLKOUT_MARK, ODDF_MARK,
|
|
||||||
VSYNC_MARK, HSYNC_MARK, CDE_MARK, DISP_MARK,
|
|
||||||
DR0_MARK, DR1_MARK, DR2_MARK, DR3_MARK, DR4_MARK, DR5_MARK,
|
|
||||||
DG0_MARK, DG1_MARK, DG2_MARK, DG3_MARK, DG4_MARK, DG5_MARK,
|
|
||||||
DB0_MARK, DB1_MARK, DB2_MARK, DB3_MARK, DB4_MARK, DB5_MARK,
|
|
||||||
ETH_MAGIC_MARK, ETH_LINK_MARK, ETH_TX_ER_MARK, ETH_TX_EN_MARK,
|
|
||||||
ETH_MDIO_MARK, ETH_RX_CLK_MARK, ETH_MDC_MARK, ETH_COL_MARK,
|
|
||||||
ETH_TX_CLK_MARK, ETH_CRS_MARK, ETH_RX_DV_MARK, ETH_RX_ER_MARK,
|
|
||||||
ETH_TXD3_MARK, ETH_TXD2_MARK, ETH_TXD1_MARK, ETH_TXD0_MARK,
|
|
||||||
ETH_RXD3_MARK, ETH_RXD2_MARK, ETH_RXD1_MARK, ETH_RXD0_MARK,
|
|
||||||
HSPI_CLK_MARK, HSPI_CS_MARK, HSPI_RX_MARK, HSPI_TX_MARK,
|
|
||||||
SCIF0_CTS_MARK, SCIF0_RTS_MARK,
|
|
||||||
SCIF0_SCK_MARK, SCIF0_RXD_MARK, SCIF0_TXD_MARK,
|
|
||||||
SCIF1_SCK_MARK, SCIF1_RXD_MARK, SCIF1_TXD_MARK,
|
|
||||||
SCIF3_SCK_MARK, SCIF3_RXD_MARK, SCIF3_TXD_MARK,
|
|
||||||
SCIF4_SCK_MARK, SCIF4_RXD_MARK, SCIF4_TXD_MARK,
|
|
||||||
SCIF5_SCK_MARK, SCIF5_RXD_MARK, SCIF5_TXD_MARK,
|
|
||||||
BREQ_MARK, IOIS16_MARK, CE2B_MARK, CE2A_MARK, BACK_MARK,
|
|
||||||
FALE_MARK, FRB_MARK, FSTATUS_MARK,
|
|
||||||
FSE_MARK, FCLE_MARK,
|
|
||||||
DACK0_MARK, DACK1_MARK, DACK2_MARK, DACK3_MARK,
|
|
||||||
DREQ0_MARK, DREQ1_MARK, DREQ2_MARK, DREQ3_MARK,
|
|
||||||
DRAK0_MARK, DRAK1_MARK, DRAK2_MARK, DRAK3_MARK,
|
|
||||||
USB_OVC1_MARK, USB_OVC0_MARK,
|
|
||||||
USB_PENC1_MARK, USB_PENC0_MARK,
|
|
||||||
HAC_RES_MARK,
|
|
||||||
HAC1_SDOUT_MARK, HAC1_SDIN_MARK, HAC1_SYNC_MARK, HAC1_BITCLK_MARK,
|
|
||||||
HAC0_SDOUT_MARK, HAC0_SDIN_MARK, HAC0_SYNC_MARK, HAC0_BITCLK_MARK,
|
|
||||||
SSI0_SDATA_MARK, SSI0_SCK_MARK, SSI0_WS_MARK, SSI0_CLK_MARK,
|
|
||||||
SSI1_SDATA_MARK, SSI1_SCK_MARK, SSI1_WS_MARK, SSI1_CLK_MARK,
|
|
||||||
SSI2_SDATA_MARK, SSI2_SCK_MARK, SSI2_WS_MARK,
|
|
||||||
SSI3_SDATA_MARK, SSI3_SCK_MARK, SSI3_WS_MARK,
|
|
||||||
SDIF1CMD_MARK, SDIF1CD_MARK, SDIF1WP_MARK, SDIF1CLK_MARK,
|
|
||||||
SDIF1D3_MARK, SDIF1D2_MARK, SDIF1D1_MARK, SDIF1D0_MARK,
|
|
||||||
SDIF0CMD_MARK, SDIF0CD_MARK, SDIF0WP_MARK, SDIF0CLK_MARK,
|
|
||||||
SDIF0D3_MARK, SDIF0D2_MARK, SDIF0D1_MARK, SDIF0D0_MARK,
|
|
||||||
TCLK_MARK,
|
|
||||||
IRL7_MARK, IRL6_MARK, IRL5_MARK, IRL4_MARK,
|
|
||||||
PINMUX_MARK_END,
|
|
||||||
};
|
|
||||||
|
|
||||||
static pinmux_enum_t pinmux_data[] = {
|
|
||||||
|
|
||||||
/* PA GPIO */
|
|
||||||
PINMUX_DATA(PA7_DATA, PA7_IN, PA7_OUT, PA7_IN_PU),
|
|
||||||
PINMUX_DATA(PA6_DATA, PA6_IN, PA6_OUT, PA6_IN_PU),
|
|
||||||
PINMUX_DATA(PA5_DATA, PA5_IN, PA5_OUT, PA5_IN_PU),
|
|
||||||
PINMUX_DATA(PA4_DATA, PA4_IN, PA4_OUT, PA4_IN_PU),
|
|
||||||
PINMUX_DATA(PA3_DATA, PA3_IN, PA3_OUT, PA3_IN_PU),
|
|
||||||
PINMUX_DATA(PA2_DATA, PA2_IN, PA2_OUT, PA2_IN_PU),
|
|
||||||
PINMUX_DATA(PA1_DATA, PA1_IN, PA1_OUT, PA1_IN_PU),
|
|
||||||
PINMUX_DATA(PA0_DATA, PA0_IN, PA0_OUT, PA0_IN_PU),
|
|
||||||
|
|
||||||
/* PB GPIO */
|
|
||||||
PINMUX_DATA(PB7_DATA, PB7_IN, PB7_OUT, PB7_IN_PU),
|
|
||||||
PINMUX_DATA(PB6_DATA, PB6_IN, PB6_OUT, PB6_IN_PU),
|
|
||||||
PINMUX_DATA(PB5_DATA, PB5_IN, PB5_OUT, PB5_IN_PU),
|
|
||||||
PINMUX_DATA(PB4_DATA, PB4_IN, PB4_OUT, PB4_IN_PU),
|
|
||||||
PINMUX_DATA(PB3_DATA, PB3_IN, PB3_OUT, PB3_IN_PU),
|
|
||||||
PINMUX_DATA(PB2_DATA, PB2_IN, PB2_OUT, PB2_IN_PU),
|
|
||||||
PINMUX_DATA(PB1_DATA, PB1_IN, PB1_OUT, PB1_IN_PU),
|
|
||||||
PINMUX_DATA(PB0_DATA, PB0_IN, PB0_OUT, PB0_IN_PU),
|
|
||||||
|
|
||||||
/* PC GPIO */
|
|
||||||
PINMUX_DATA(PC7_DATA, PC7_IN, PC7_OUT, PC7_IN_PU),
|
|
||||||
PINMUX_DATA(PC6_DATA, PC6_IN, PC6_OUT, PC6_IN_PU),
|
|
||||||
PINMUX_DATA(PC5_DATA, PC5_IN, PC5_OUT, PC5_IN_PU),
|
|
||||||
PINMUX_DATA(PC4_DATA, PC4_IN, PC4_OUT, PC4_IN_PU),
|
|
||||||
PINMUX_DATA(PC3_DATA, PC3_IN, PC3_OUT, PC3_IN_PU),
|
|
||||||
PINMUX_DATA(PC2_DATA, PC2_IN, PC2_OUT, PC2_IN_PU),
|
|
||||||
PINMUX_DATA(PC1_DATA, PC1_IN, PC1_OUT, PC1_IN_PU),
|
|
||||||
PINMUX_DATA(PC0_DATA, PC0_IN, PC0_OUT, PC0_IN_PU),
|
|
||||||
|
|
||||||
/* PD GPIO */
|
|
||||||
PINMUX_DATA(PD7_DATA, PD7_IN, PD7_OUT, PD7_IN_PU),
|
|
||||||
PINMUX_DATA(PD6_DATA, PD6_IN, PD6_OUT, PD6_IN_PU),
|
|
||||||
PINMUX_DATA(PD5_DATA, PD5_IN, PD5_OUT, PD5_IN_PU),
|
|
||||||
PINMUX_DATA(PD4_DATA, PD4_IN, PD4_OUT, PD4_IN_PU),
|
|
||||||
PINMUX_DATA(PD3_DATA, PD3_IN, PD3_OUT, PD3_IN_PU),
|
|
||||||
PINMUX_DATA(PD2_DATA, PD2_IN, PD2_OUT, PD2_IN_PU),
|
|
||||||
PINMUX_DATA(PD1_DATA, PD1_IN, PD1_OUT, PD1_IN_PU),
|
|
||||||
PINMUX_DATA(PD0_DATA, PD0_IN, PD0_OUT, PD0_IN_PU),
|
|
||||||
|
|
||||||
/* PE GPIO */
|
|
||||||
PINMUX_DATA(PE7_DATA, PE7_IN, PE7_OUT, PE7_IN_PU),
|
|
||||||
PINMUX_DATA(PE6_DATA, PE6_IN, PE6_OUT, PE6_IN_PU),
|
|
||||||
|
|
||||||
/* PF GPIO */
|
|
||||||
PINMUX_DATA(PF7_DATA, PF7_IN, PF7_OUT, PF7_IN_PU),
|
|
||||||
PINMUX_DATA(PF6_DATA, PF6_IN, PF6_OUT, PF6_IN_PU),
|
|
||||||
PINMUX_DATA(PF5_DATA, PF5_IN, PF5_OUT, PF5_IN_PU),
|
|
||||||
PINMUX_DATA(PF4_DATA, PF4_IN, PF4_OUT, PF4_IN_PU),
|
|
||||||
PINMUX_DATA(PF3_DATA, PF3_IN, PF3_OUT, PF3_IN_PU),
|
|
||||||
PINMUX_DATA(PF2_DATA, PF2_IN, PF2_OUT, PF2_IN_PU),
|
|
||||||
PINMUX_DATA(PF1_DATA, PF1_IN, PF1_OUT, PF1_IN_PU),
|
|
||||||
PINMUX_DATA(PF0_DATA, PF0_IN, PF0_OUT, PF0_IN_PU),
|
|
||||||
|
|
||||||
/* PG GPIO */
|
|
||||||
PINMUX_DATA(PG7_DATA, PG7_IN, PG7_OUT, PG7_IN_PU),
|
|
||||||
PINMUX_DATA(PG6_DATA, PG6_IN, PG6_OUT, PG6_IN_PU),
|
|
||||||
PINMUX_DATA(PG5_DATA, PG5_IN, PG5_OUT, PG5_IN_PU),
|
|
||||||
|
|
||||||
/* PH GPIO */
|
|
||||||
PINMUX_DATA(PH7_DATA, PH7_IN, PH7_OUT, PH7_IN_PU),
|
|
||||||
PINMUX_DATA(PH6_DATA, PH6_IN, PH6_OUT, PH6_IN_PU),
|
|
||||||
PINMUX_DATA(PH5_DATA, PH5_IN, PH5_OUT, PH5_IN_PU),
|
|
||||||
PINMUX_DATA(PH4_DATA, PH4_IN, PH4_OUT, PH4_IN_PU),
|
|
||||||
PINMUX_DATA(PH3_DATA, PH3_IN, PH3_OUT, PH3_IN_PU),
|
|
||||||
PINMUX_DATA(PH2_DATA, PH2_IN, PH2_OUT, PH2_IN_PU),
|
|
||||||
PINMUX_DATA(PH1_DATA, PH1_IN, PH1_OUT, PH1_IN_PU),
|
|
||||||
PINMUX_DATA(PH0_DATA, PH0_IN, PH0_OUT, PH0_IN_PU),
|
|
||||||
|
|
||||||
/* PJ GPIO */
|
|
||||||
PINMUX_DATA(PJ7_DATA, PJ7_IN, PJ7_OUT, PJ7_IN_PU),
|
|
||||||
PINMUX_DATA(PJ6_DATA, PJ6_IN, PJ6_OUT, PJ6_IN_PU),
|
|
||||||
PINMUX_DATA(PJ5_DATA, PJ5_IN, PJ5_OUT, PJ5_IN_PU),
|
|
||||||
PINMUX_DATA(PJ4_DATA, PJ4_IN, PJ4_OUT, PJ4_IN_PU),
|
|
||||||
PINMUX_DATA(PJ3_DATA, PJ3_IN, PJ3_OUT, PJ3_IN_PU),
|
|
||||||
PINMUX_DATA(PJ2_DATA, PJ2_IN, PJ2_OUT, PJ2_IN_PU),
|
|
||||||
PINMUX_DATA(PJ1_DATA, PJ1_IN, PJ1_OUT, PJ1_IN_PU),
|
|
||||||
|
|
||||||
/* PA FN */
|
|
||||||
PINMUX_DATA(CDE_MARK, P1MSEL2_0, PA7_FN),
|
|
||||||
PINMUX_DATA(DISP_MARK, P1MSEL2_0, PA6_FN),
|
|
||||||
PINMUX_DATA(DR5_MARK, P1MSEL2_0, PA5_FN),
|
|
||||||
PINMUX_DATA(DR4_MARK, P1MSEL2_0, PA4_FN),
|
|
||||||
PINMUX_DATA(DR3_MARK, P1MSEL2_0, PA3_FN),
|
|
||||||
PINMUX_DATA(DR2_MARK, P1MSEL2_0, PA2_FN),
|
|
||||||
PINMUX_DATA(DR1_MARK, P1MSEL2_0, PA1_FN),
|
|
||||||
PINMUX_DATA(DR0_MARK, P1MSEL2_0, PA0_FN),
|
|
||||||
PINMUX_DATA(ETH_MAGIC_MARK, P1MSEL2_1, PA7_FN),
|
|
||||||
PINMUX_DATA(ETH_LINK_MARK, P1MSEL2_1, PA6_FN),
|
|
||||||
PINMUX_DATA(ETH_TX_ER_MARK, P1MSEL2_1, PA5_FN),
|
|
||||||
PINMUX_DATA(ETH_TX_EN_MARK, P1MSEL2_1, PA4_FN),
|
|
||||||
PINMUX_DATA(ETH_TXD3_MARK, P1MSEL2_1, PA3_FN),
|
|
||||||
PINMUX_DATA(ETH_TXD2_MARK, P1MSEL2_1, PA2_FN),
|
|
||||||
PINMUX_DATA(ETH_TXD1_MARK, P1MSEL2_1, PA1_FN),
|
|
||||||
PINMUX_DATA(ETH_TXD0_MARK, P1MSEL2_1, PA0_FN),
|
|
||||||
|
|
||||||
/* PB FN */
|
|
||||||
PINMUX_DATA(VSYNC_MARK, P1MSEL3_0, PB7_FN),
|
|
||||||
PINMUX_DATA(ODDF_MARK, P1MSEL3_0, PB6_FN),
|
|
||||||
PINMUX_DATA(DG5_MARK, P1MSEL2_0, PB5_FN),
|
|
||||||
PINMUX_DATA(DG4_MARK, P1MSEL2_0, PB4_FN),
|
|
||||||
PINMUX_DATA(DG3_MARK, P1MSEL2_0, PB3_FN),
|
|
||||||
PINMUX_DATA(DG2_MARK, P1MSEL2_0, PB2_FN),
|
|
||||||
PINMUX_DATA(DG1_MARK, P1MSEL2_0, PB1_FN),
|
|
||||||
PINMUX_DATA(DG0_MARK, P1MSEL2_0, PB0_FN),
|
|
||||||
PINMUX_DATA(HSPI_CLK_MARK, P1MSEL3_1, PB7_FN),
|
|
||||||
PINMUX_DATA(HSPI_CS_MARK, P1MSEL3_1, PB6_FN),
|
|
||||||
PINMUX_DATA(ETH_MDIO_MARK, P1MSEL2_1, PB5_FN),
|
|
||||||
PINMUX_DATA(ETH_RX_CLK_MARK, P1MSEL2_1, PB4_FN),
|
|
||||||
PINMUX_DATA(ETH_MDC_MARK, P1MSEL2_1, PB3_FN),
|
|
||||||
PINMUX_DATA(ETH_COL_MARK, P1MSEL2_1, PB2_FN),
|
|
||||||
PINMUX_DATA(ETH_TX_CLK_MARK, P1MSEL2_1, PB1_FN),
|
|
||||||
PINMUX_DATA(ETH_CRS_MARK, P1MSEL2_1, PB0_FN),
|
|
||||||
|
|
||||||
/* PC FN */
|
|
||||||
PINMUX_DATA(DCLKIN_MARK, P1MSEL3_0, PC7_FN),
|
|
||||||
PINMUX_DATA(HSYNC_MARK, P1MSEL3_0, PC6_FN),
|
|
||||||
PINMUX_DATA(DB5_MARK, P1MSEL2_0, PC5_FN),
|
|
||||||
PINMUX_DATA(DB4_MARK, P1MSEL2_0, PC4_FN),
|
|
||||||
PINMUX_DATA(DB3_MARK, P1MSEL2_0, PC3_FN),
|
|
||||||
PINMUX_DATA(DB2_MARK, P1MSEL2_0, PC2_FN),
|
|
||||||
PINMUX_DATA(DB1_MARK, P1MSEL2_0, PC1_FN),
|
|
||||||
PINMUX_DATA(DB0_MARK, P1MSEL2_0, PC0_FN),
|
|
||||||
|
|
||||||
PINMUX_DATA(HSPI_RX_MARK, P1MSEL3_1, PC7_FN),
|
|
||||||
PINMUX_DATA(HSPI_TX_MARK, P1MSEL3_1, PC6_FN),
|
|
||||||
PINMUX_DATA(ETH_RXD3_MARK, P1MSEL2_1, PC5_FN),
|
|
||||||
PINMUX_DATA(ETH_RXD2_MARK, P1MSEL2_1, PC4_FN),
|
|
||||||
PINMUX_DATA(ETH_RXD1_MARK, P1MSEL2_1, PC3_FN),
|
|
||||||
PINMUX_DATA(ETH_RXD0_MARK, P1MSEL2_1, PC2_FN),
|
|
||||||
PINMUX_DATA(ETH_RX_DV_MARK, P1MSEL2_1, PC1_FN),
|
|
||||||
PINMUX_DATA(ETH_RX_ER_MARK, P1MSEL2_1, PC0_FN),
|
|
||||||
|
|
||||||
/* PD FN */
|
|
||||||
PINMUX_DATA(DCLKOUT_MARK, PD7_FN),
|
|
||||||
PINMUX_DATA(SCIF1_SCK_MARK, PD6_FN),
|
|
||||||
PINMUX_DATA(SCIF1_RXD_MARK, PD5_FN),
|
|
||||||
PINMUX_DATA(SCIF1_TXD_MARK, PD4_FN),
|
|
||||||
PINMUX_DATA(DACK1_MARK, P1MSEL13_1, P1MSEL12_0, PD3_FN),
|
|
||||||
PINMUX_DATA(BACK_MARK, P1MSEL13_0, P1MSEL12_1, PD3_FN),
|
|
||||||
PINMUX_DATA(FALE_MARK, P1MSEL13_0, P1MSEL12_0, PD3_FN),
|
|
||||||
PINMUX_DATA(DACK0_MARK, P1MSEL14_1, PD2_FN),
|
|
||||||
PINMUX_DATA(FCLE_MARK, P1MSEL14_0, PD2_FN),
|
|
||||||
PINMUX_DATA(DREQ1_MARK, P1MSEL10_0, P1MSEL9_1, PD1_FN),
|
|
||||||
PINMUX_DATA(BREQ_MARK, P1MSEL10_1, P1MSEL9_0, PD1_FN),
|
|
||||||
PINMUX_DATA(USB_OVC1_MARK, P1MSEL10_0, P1MSEL9_0, PD1_FN),
|
|
||||||
PINMUX_DATA(DREQ0_MARK, P1MSEL11_1, PD0_FN),
|
|
||||||
PINMUX_DATA(USB_OVC0_MARK, P1MSEL11_0, PD0_FN),
|
|
||||||
|
|
||||||
/* PE FN */
|
|
||||||
PINMUX_DATA(USB_PENC1_MARK, PE7_FN),
|
|
||||||
PINMUX_DATA(USB_PENC0_MARK, PE6_FN),
|
|
||||||
|
|
||||||
/* PF FN */
|
|
||||||
PINMUX_DATA(HAC1_SDOUT_MARK, P2MSEL15_0, P2MSEL14_0, PF7_FN),
|
|
||||||
PINMUX_DATA(HAC1_SDIN_MARK, P2MSEL15_0, P2MSEL14_0, PF6_FN),
|
|
||||||
PINMUX_DATA(HAC1_SYNC_MARK, P2MSEL15_0, P2MSEL14_0, PF5_FN),
|
|
||||||
PINMUX_DATA(HAC1_BITCLK_MARK, P2MSEL15_0, P2MSEL14_0, PF4_FN),
|
|
||||||
PINMUX_DATA(HAC0_SDOUT_MARK, P2MSEL13_0, P2MSEL12_0, PF3_FN),
|
|
||||||
PINMUX_DATA(HAC0_SDIN_MARK, P2MSEL13_0, P2MSEL12_0, PF2_FN),
|
|
||||||
PINMUX_DATA(HAC0_SYNC_MARK, P2MSEL13_0, P2MSEL12_0, PF1_FN),
|
|
||||||
PINMUX_DATA(HAC0_BITCLK_MARK, P2MSEL13_0, P2MSEL12_0, PF0_FN),
|
|
||||||
PINMUX_DATA(SSI1_SDATA_MARK, P2MSEL15_0, P2MSEL14_1, PF7_FN),
|
|
||||||
PINMUX_DATA(SSI1_SCK_MARK, P2MSEL15_0, P2MSEL14_1, PF6_FN),
|
|
||||||
PINMUX_DATA(SSI1_WS_MARK, P2MSEL15_0, P2MSEL14_1, PF5_FN),
|
|
||||||
PINMUX_DATA(SSI1_CLK_MARK, P2MSEL15_0, P2MSEL14_1, PF4_FN),
|
|
||||||
PINMUX_DATA(SSI0_SDATA_MARK, P2MSEL13_0, P2MSEL12_1, PF3_FN),
|
|
||||||
PINMUX_DATA(SSI0_SCK_MARK, P2MSEL13_0, P2MSEL12_1, PF2_FN),
|
|
||||||
PINMUX_DATA(SSI0_WS_MARK, P2MSEL13_0, P2MSEL12_1, PF1_FN),
|
|
||||||
PINMUX_DATA(SSI0_CLK_MARK, P2MSEL13_0, P2MSEL12_1, PF0_FN),
|
|
||||||
PINMUX_DATA(SDIF1CMD_MARK, P2MSEL15_1, P2MSEL14_0, PF7_FN),
|
|
||||||
PINMUX_DATA(SDIF1CD_MARK, P2MSEL15_1, P2MSEL14_0, PF6_FN),
|
|
||||||
PINMUX_DATA(SDIF1WP_MARK, P2MSEL15_1, P2MSEL14_0, PF5_FN),
|
|
||||||
PINMUX_DATA(SDIF1CLK_MARK, P2MSEL15_1, P2MSEL14_0, PF4_FN),
|
|
||||||
PINMUX_DATA(SDIF1D3_MARK, P2MSEL13_1, P2MSEL12_0, PF3_FN),
|
|
||||||
PINMUX_DATA(SDIF1D2_MARK, P2MSEL13_1, P2MSEL12_0, PF2_FN),
|
|
||||||
PINMUX_DATA(SDIF1D1_MARK, P2MSEL13_1, P2MSEL12_0, PF1_FN),
|
|
||||||
PINMUX_DATA(SDIF1D0_MARK, P2MSEL13_1, P2MSEL12_0, PF0_FN),
|
|
||||||
|
|
||||||
/* PG FN */
|
|
||||||
PINMUX_DATA(SCIF3_SCK_MARK, P1MSEL8_0, PG7_FN),
|
|
||||||
PINMUX_DATA(SSI2_SDATA_MARK, P1MSEL8_1, PG7_FN),
|
|
||||||
PINMUX_DATA(SCIF3_RXD_MARK, P1MSEL7_0, P1MSEL6_0, PG6_FN),
|
|
||||||
PINMUX_DATA(SSI2_SCK_MARK, P1MSEL7_1, P1MSEL6_0, PG6_FN),
|
|
||||||
PINMUX_DATA(TCLK_MARK, P1MSEL7_0, P1MSEL6_1, PG6_FN),
|
|
||||||
PINMUX_DATA(SCIF3_TXD_MARK, P1MSEL5_0, P1MSEL4_0, PG5_FN),
|
|
||||||
PINMUX_DATA(SSI2_WS_MARK, P1MSEL5_1, P1MSEL4_0, PG5_FN),
|
|
||||||
PINMUX_DATA(HAC_RES_MARK, P1MSEL5_0, P1MSEL4_1, PG5_FN),
|
|
||||||
|
|
||||||
/* PH FN */
|
|
||||||
PINMUX_DATA(DACK3_MARK, P2MSEL4_0, PH7_FN),
|
|
||||||
PINMUX_DATA(SDIF0CMD_MARK, P2MSEL4_1, PH7_FN),
|
|
||||||
PINMUX_DATA(DACK2_MARK, P2MSEL4_0, PH6_FN),
|
|
||||||
PINMUX_DATA(SDIF0CD_MARK, P2MSEL4_1, PH6_FN),
|
|
||||||
PINMUX_DATA(DREQ3_MARK, P2MSEL4_0, PH5_FN),
|
|
||||||
PINMUX_DATA(SDIF0WP_MARK, P2MSEL4_1, PH5_FN),
|
|
||||||
PINMUX_DATA(DREQ2_MARK, P2MSEL3_0, P2MSEL2_1, PH4_FN),
|
|
||||||
PINMUX_DATA(SDIF0CLK_MARK, P2MSEL3_1, P2MSEL2_0, PH4_FN),
|
|
||||||
PINMUX_DATA(SCIF0_CTS_MARK, P2MSEL3_0, P2MSEL2_0, PH4_FN),
|
|
||||||
PINMUX_DATA(SDIF0D3_MARK, P2MSEL1_1, P2MSEL0_0, PH3_FN),
|
|
||||||
PINMUX_DATA(SCIF0_RTS_MARK, P2MSEL1_0, P2MSEL0_0, PH3_FN),
|
|
||||||
PINMUX_DATA(IRL7_MARK, P2MSEL1_0, P2MSEL0_1, PH3_FN),
|
|
||||||
PINMUX_DATA(SDIF0D2_MARK, P2MSEL1_1, P2MSEL0_0, PH2_FN),
|
|
||||||
PINMUX_DATA(SCIF0_SCK_MARK, P2MSEL1_0, P2MSEL0_0, PH2_FN),
|
|
||||||
PINMUX_DATA(IRL6_MARK, P2MSEL1_0, P2MSEL0_1, PH2_FN),
|
|
||||||
PINMUX_DATA(SDIF0D1_MARK, P2MSEL1_1, P2MSEL0_0, PH1_FN),
|
|
||||||
PINMUX_DATA(SCIF0_RXD_MARK, P2MSEL1_0, P2MSEL0_0, PH1_FN),
|
|
||||||
PINMUX_DATA(IRL5_MARK, P2MSEL1_0, P2MSEL0_1, PH1_FN),
|
|
||||||
PINMUX_DATA(SDIF0D0_MARK, P2MSEL1_1, P2MSEL0_0, PH0_FN),
|
|
||||||
PINMUX_DATA(SCIF0_TXD_MARK, P2MSEL1_0, P2MSEL0_0, PH0_FN),
|
|
||||||
PINMUX_DATA(IRL4_MARK, P2MSEL1_0, P2MSEL0_1, PH0_FN),
|
|
||||||
|
|
||||||
/* PJ FN */
|
|
||||||
PINMUX_DATA(SCIF5_SCK_MARK, P2MSEL11_1, PJ7_FN),
|
|
||||||
PINMUX_DATA(FRB_MARK, P2MSEL11_0, PJ7_FN),
|
|
||||||
PINMUX_DATA(SCIF5_RXD_MARK, P2MSEL10_0, PJ6_FN),
|
|
||||||
PINMUX_DATA(IOIS16_MARK, P2MSEL10_1, PJ6_FN),
|
|
||||||
PINMUX_DATA(SCIF5_TXD_MARK, P2MSEL10_0, PJ5_FN),
|
|
||||||
PINMUX_DATA(CE2B_MARK, P2MSEL10_1, PJ5_FN),
|
|
||||||
PINMUX_DATA(DRAK3_MARK, P2MSEL7_0, PJ4_FN),
|
|
||||||
PINMUX_DATA(CE2A_MARK, P2MSEL7_1, PJ4_FN),
|
|
||||||
PINMUX_DATA(SCIF4_SCK_MARK, P2MSEL9_0, P2MSEL8_0, PJ3_FN),
|
|
||||||
PINMUX_DATA(DRAK2_MARK, P2MSEL9_0, P2MSEL8_1, PJ3_FN),
|
|
||||||
PINMUX_DATA(SSI3_WS_MARK, P2MSEL9_1, P2MSEL8_0, PJ3_FN),
|
|
||||||
PINMUX_DATA(SCIF4_RXD_MARK, P2MSEL6_1, P2MSEL5_0, PJ2_FN),
|
|
||||||
PINMUX_DATA(DRAK1_MARK, P2MSEL6_0, P2MSEL5_1, PJ2_FN),
|
|
||||||
PINMUX_DATA(FSTATUS_MARK, P2MSEL6_0, P2MSEL5_0, PJ2_FN),
|
|
||||||
PINMUX_DATA(SSI3_SDATA_MARK, P2MSEL6_1, P2MSEL5_1, PJ2_FN),
|
|
||||||
PINMUX_DATA(SCIF4_TXD_MARK, P2MSEL6_1, P2MSEL5_0, PJ1_FN),
|
|
||||||
PINMUX_DATA(DRAK0_MARK, P2MSEL6_0, P2MSEL5_1, PJ1_FN),
|
|
||||||
PINMUX_DATA(FSE_MARK, P2MSEL6_0, P2MSEL5_0, PJ1_FN),
|
|
||||||
PINMUX_DATA(SSI3_SCK_MARK, P2MSEL6_1, P2MSEL5_1, PJ1_FN),
|
|
||||||
};
|
|
||||||
|
|
||||||
static struct pinmux_gpio pinmux_gpios[] = {
|
|
||||||
/* PA */
|
|
||||||
PINMUX_GPIO(GPIO_PA7, PA7_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PA6, PA6_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PA5, PA5_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PA4, PA4_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PA3, PA3_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PA2, PA2_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PA1, PA1_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PA0, PA0_DATA),
|
|
||||||
|
|
||||||
/* PB */
|
|
||||||
PINMUX_GPIO(GPIO_PB7, PB7_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PB6, PB6_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PB5, PB5_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PB4, PB4_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PB3, PB3_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PB2, PB2_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PB1, PB1_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PB0, PB0_DATA),
|
|
||||||
|
|
||||||
/* PC */
|
|
||||||
PINMUX_GPIO(GPIO_PC7, PC7_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PC6, PC6_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PC5, PC5_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PC4, PC4_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PC3, PC3_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PC2, PC2_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PC1, PC1_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PC0, PC0_DATA),
|
|
||||||
|
|
||||||
/* PD */
|
|
||||||
PINMUX_GPIO(GPIO_PD7, PD7_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PD6, PD6_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PD5, PD5_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PD4, PD4_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PD3, PD3_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PD2, PD2_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PD1, PD1_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PD0, PD0_DATA),
|
|
||||||
|
|
||||||
/* PE */
|
|
||||||
PINMUX_GPIO(GPIO_PE5, PE7_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PE4, PE6_DATA),
|
|
||||||
|
|
||||||
/* PF */
|
|
||||||
PINMUX_GPIO(GPIO_PF7, PF7_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PF6, PF6_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PF5, PF5_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PF4, PF4_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PF3, PF3_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PF2, PF2_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PF1, PF1_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PF0, PF0_DATA),
|
|
||||||
|
|
||||||
/* PG */
|
|
||||||
PINMUX_GPIO(GPIO_PG7, PG7_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PG6, PG6_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PG5, PG5_DATA),
|
|
||||||
|
|
||||||
/* PH */
|
|
||||||
PINMUX_GPIO(GPIO_PH7, PH7_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PH6, PH6_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PH5, PH5_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PH4, PH4_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PH3, PH3_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PH2, PH2_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PH1, PH1_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PH0, PH0_DATA),
|
|
||||||
|
|
||||||
/* PJ */
|
|
||||||
PINMUX_GPIO(GPIO_PJ7, PJ7_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PJ6, PJ6_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PJ5, PJ5_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PJ4, PJ4_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PJ3, PJ3_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PJ2, PJ2_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PJ1, PJ1_DATA),
|
|
||||||
|
|
||||||
/* FN */
|
|
||||||
PINMUX_GPIO(GPIO_FN_CDE, CDE_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_MAGIC, ETH_MAGIC_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DISP, DISP_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_LINK, ETH_LINK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DR5, DR5_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_TX_ER, ETH_TX_ER_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DR4, DR4_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_TX_EN, ETH_TX_EN_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DR3, DR3_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_TXD3, ETH_TXD3_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DR2, DR2_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_TXD2, ETH_TXD2_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DR1, DR1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_TXD1, ETH_TXD1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DR0, DR0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_TXD0, ETH_TXD0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_VSYNC, VSYNC_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_HSPI_CLK, HSPI_CLK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ODDF, ODDF_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_HSPI_CS, HSPI_CS_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DG5, DG5_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_MDIO, ETH_MDIO_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DG4, DG4_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_RX_CLK, ETH_RX_CLK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DG3, DG3_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_MDC, ETH_MDC_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DG2, DG2_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_COL, ETH_COL_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DG1, DG1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_TX_CLK, ETH_TX_CLK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DG0, DG0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_CRS, ETH_CRS_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DCLKIN, DCLKIN_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_HSPI_RX, HSPI_RX_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_HSYNC, HSYNC_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_HSPI_TX, HSPI_TX_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DB5, DB5_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_RXD3, ETH_RXD3_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DB4, DB4_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_RXD2, ETH_RXD2_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DB3, DB3_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_RXD1, ETH_RXD1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DB2, DB2_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_RXD0, ETH_RXD0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DB1, DB1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_RX_DV, ETH_RX_DV_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DB0, DB0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_ETH_RX_ER, ETH_RX_ER_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DCLKOUT, DCLKOUT_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCIF1_SCK, SCIF1_SCK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCIF1_RXD, SCIF1_RXD_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCIF1_TXD, SCIF1_TXD_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DACK1, DACK1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_BACK, BACK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_FALE, FALE_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DACK0, DACK0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_FCLE, FCLE_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DREQ1, DREQ1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_BREQ, BREQ_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_USB_OVC1, USB_OVC1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DREQ0, DREQ0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_USB_OVC0, USB_OVC0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_USB_PENC1, USB_PENC1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_USB_PENC0, USB_PENC0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_HAC1_SDOUT, HAC1_SDOUT_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SSI1_SDATA, SSI1_SDATA_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SDIF1CMD, SDIF1CMD_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_HAC1_SDIN, HAC1_SDIN_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SSI1_SCK, SSI1_SCK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SDIF1CD, SDIF1CD_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_HAC1_SYNC, HAC1_SYNC_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SSI1_WS, SSI1_WS_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SDIF1WP, SDIF1WP_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_HAC1_BITCLK, HAC1_BITCLK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SSI1_CLK, SSI1_CLK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SDIF1CLK, SDIF1CLK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_HAC0_SDOUT, HAC0_SDOUT_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SSI0_SDATA, SSI0_SDATA_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SDIF1D3, SDIF1D3_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_HAC0_SDIN, HAC0_SDIN_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SSI0_SCK, SSI0_SCK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SDIF1D2, SDIF1D2_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_HAC0_SYNC, HAC0_SYNC_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SSI0_WS, SSI0_WS_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SDIF1D1, SDIF1D1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_HAC0_BITCLK, HAC0_BITCLK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SSI0_CLK, SSI0_CLK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SDIF1D0, SDIF1D0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCIF3_SCK, SCIF3_SCK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SSI2_SDATA, SSI2_SDATA_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCIF3_RXD, SCIF3_RXD_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_TCLK, TCLK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SSI2_SCK, SSI2_SCK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCIF3_TXD, SCIF3_TXD_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_HAC_RES, HAC_RES_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SSI2_WS, SSI2_WS_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DACK3, DACK3_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SDIF0CMD, SDIF0CMD_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DACK2, DACK2_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SDIF0CD, SDIF0CD_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DREQ3, DREQ3_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SDIF0WP, SDIF0WP_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCIF0_CTS, SCIF0_CTS_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DREQ2, DREQ2_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SDIF0CLK, SDIF0CLK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCIF0_RTS, SCIF0_RTS_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_IRL7, IRL7_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SDIF0D3, SDIF0D3_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCIF0_SCK, SCIF0_SCK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_IRL6, IRL6_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SDIF0D2, SDIF0D2_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCIF0_RXD, SCIF0_RXD_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_IRL5, IRL5_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SDIF0D1, SDIF0D1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCIF0_TXD, SCIF0_TXD_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_IRL4, IRL4_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SDIF0D0, SDIF0D0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCIF5_SCK, SCIF5_SCK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_FRB, FRB_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCIF5_RXD, SCIF5_RXD_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_IOIS16, IOIS16_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCIF5_TXD, SCIF5_TXD_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_CE2B, CE2B_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DRAK3, DRAK3_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_CE2A, CE2A_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCIF4_SCK, SCIF4_SCK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DRAK2, DRAK2_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SSI3_WS, SSI3_WS_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCIF4_RXD, SCIF4_RXD_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DRAK1, DRAK1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SSI3_SDATA, SSI3_SDATA_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_FSTATUS, FSTATUS_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCIF4_TXD, SCIF4_TXD_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DRAK0, DRAK0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SSI3_SCK, SSI3_SCK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_FSE, FSE_MARK),
|
|
||||||
};
|
|
||||||
|
|
||||||
static struct pinmux_cfg_reg pinmux_config_regs[] = {
|
|
||||||
{ PINMUX_CFG_REG("PACR", 0xffcc0000, 16, 2) {
|
|
||||||
PA7_FN, PA7_OUT, PA7_IN, PA7_IN_PU,
|
|
||||||
PA6_FN, PA6_OUT, PA6_IN, PA6_IN_PU,
|
|
||||||
PA5_FN, PA5_OUT, PA5_IN, PA5_IN_PU,
|
|
||||||
PA4_FN, PA4_OUT, PA4_IN, PA4_IN_PU,
|
|
||||||
PA3_FN, PA3_OUT, PA3_IN, PA3_IN_PU,
|
|
||||||
PA2_FN, PA2_OUT, PA2_IN, PA2_IN_PU,
|
|
||||||
PA1_FN, PA1_OUT, PA1_IN, PA1_IN_PU,
|
|
||||||
PA0_FN, PA0_OUT, PA0_IN, PA0_IN_PU }
|
|
||||||
},
|
|
||||||
{ PINMUX_CFG_REG("PBCR", 0xffcc0002, 16, 2) {
|
|
||||||
PB7_FN, PB7_OUT, PB7_IN, PB7_IN_PU,
|
|
||||||
PB6_FN, PB6_OUT, PB6_IN, PB6_IN_PU,
|
|
||||||
PB5_FN, PB5_OUT, PB5_IN, PB5_IN_PU,
|
|
||||||
PB4_FN, PB4_OUT, PB4_IN, PB4_IN_PU,
|
|
||||||
PB3_FN, PB3_OUT, PB3_IN, PB3_IN_PU,
|
|
||||||
PB2_FN, PB2_OUT, PB2_IN, PB2_IN_PU,
|
|
||||||
PB1_FN, PB1_OUT, PB1_IN, PB1_IN_PU,
|
|
||||||
PB0_FN, PB0_OUT, PB0_IN, PB0_IN_PU }
|
|
||||||
},
|
|
||||||
{ PINMUX_CFG_REG("PCCR", 0xffcc0004, 16, 2) {
|
|
||||||
PC7_FN, PC7_OUT, PC7_IN, PC7_IN_PU,
|
|
||||||
PC6_FN, PC6_OUT, PC6_IN, PC6_IN_PU,
|
|
||||||
PC5_FN, PC5_OUT, PC5_IN, PC5_IN_PU,
|
|
||||||
PC4_FN, PC4_OUT, PC4_IN, PC4_IN_PU,
|
|
||||||
PC3_FN, PC3_OUT, PC3_IN, PC3_IN_PU,
|
|
||||||
PC2_FN, PC2_OUT, PC2_IN, PC2_IN_PU,
|
|
||||||
PC1_FN, PC1_OUT, PC1_IN, PC1_IN_PU,
|
|
||||||
PC0_FN, PC0_OUT, PC0_IN, PC0_IN_PU }
|
|
||||||
},
|
|
||||||
{ PINMUX_CFG_REG("PDCR", 0xffcc0006, 16, 2) {
|
|
||||||
PD7_FN, PD7_OUT, PD7_IN, PD7_IN_PU,
|
|
||||||
PD6_FN, PD6_OUT, PD6_IN, PD6_IN_PU,
|
|
||||||
PD5_FN, PD5_OUT, PD5_IN, PD5_IN_PU,
|
|
||||||
PD4_FN, PD4_OUT, PD4_IN, PD4_IN_PU,
|
|
||||||
PD3_FN, PD3_OUT, PD3_IN, PD3_IN_PU,
|
|
||||||
PD2_FN, PD2_OUT, PD2_IN, PD2_IN_PU,
|
|
||||||
PD1_FN, PD1_OUT, PD1_IN, PD1_IN_PU,
|
|
||||||
PD0_FN, PD0_OUT, PD0_IN, PD0_IN_PU }
|
|
||||||
},
|
|
||||||
{ PINMUX_CFG_REG("PECR", 0xffcc0008, 16, 2) {
|
|
||||||
PE7_FN, PE7_OUT, PE7_IN, PE7_IN_PU,
|
|
||||||
PE6_FN, PE6_OUT, PE6_IN, PE6_IN_PU,
|
|
||||||
0, 0, 0, 0,
|
|
||||||
0, 0, 0, 0,
|
|
||||||
0, 0, 0, 0,
|
|
||||||
0, 0, 0, 0,
|
|
||||||
0, 0, 0, 0,
|
|
||||||
0, 0, 0, 0, }
|
|
||||||
},
|
|
||||||
{ PINMUX_CFG_REG("PFCR", 0xffcc000a, 16, 2) {
|
|
||||||
PF7_FN, PF7_OUT, PF7_IN, PF7_IN_PU,
|
|
||||||
PF6_FN, PF6_OUT, PF6_IN, PF6_IN_PU,
|
|
||||||
PF5_FN, PF5_OUT, PF5_IN, PF5_IN_PU,
|
|
||||||
PF4_FN, PF4_OUT, PF4_IN, PF4_IN_PU,
|
|
||||||
PF3_FN, PF3_OUT, PF3_IN, PF3_IN_PU,
|
|
||||||
PF2_FN, PF2_OUT, PF2_IN, PF2_IN_PU,
|
|
||||||
PF1_FN, PF1_OUT, PF1_IN, PF1_IN_PU,
|
|
||||||
PF0_FN, PF0_OUT, PF0_IN, PF0_IN_PU }
|
|
||||||
},
|
|
||||||
{ PINMUX_CFG_REG("PGCR", 0xffcc000c, 16, 2) {
|
|
||||||
PG7_FN, PG7_OUT, PG7_IN, PG7_IN_PU,
|
|
||||||
PG6_FN, PG6_OUT, PG6_IN, PG6_IN_PU,
|
|
||||||
PG5_FN, PG5_OUT, PG5_IN, PG5_IN_PU,
|
|
||||||
0, 0, 0, 0,
|
|
||||||
0, 0, 0, 0,
|
|
||||||
0, 0, 0, 0,
|
|
||||||
0, 0, 0, 0,
|
|
||||||
0, 0, 0, 0, }
|
|
||||||
},
|
|
||||||
{ PINMUX_CFG_REG("PHCR", 0xffcc000e, 16, 2) {
|
|
||||||
PH7_FN, PH7_OUT, PH7_IN, PH7_IN_PU,
|
|
||||||
PH6_FN, PH6_OUT, PH6_IN, PH6_IN_PU,
|
|
||||||
PH5_FN, PH5_OUT, PH5_IN, PH5_IN_PU,
|
|
||||||
PH4_FN, PH4_OUT, PH4_IN, PH4_IN_PU,
|
|
||||||
PH3_FN, PH3_OUT, PH3_IN, PH3_IN_PU,
|
|
||||||
PH2_FN, PH2_OUT, PH2_IN, PH2_IN_PU,
|
|
||||||
PH1_FN, PH1_OUT, PH1_IN, PH1_IN_PU,
|
|
||||||
PH0_FN, PH0_OUT, PH0_IN, PH0_IN_PU }
|
|
||||||
},
|
|
||||||
{ PINMUX_CFG_REG("PJCR", 0xffcc0010, 16, 2) {
|
|
||||||
PJ7_FN, PJ7_OUT, PJ7_IN, PJ7_IN_PU,
|
|
||||||
PJ6_FN, PJ6_OUT, PJ6_IN, PJ6_IN_PU,
|
|
||||||
PJ5_FN, PJ5_OUT, PJ5_IN, PJ5_IN_PU,
|
|
||||||
PJ4_FN, PJ4_OUT, PJ4_IN, PJ4_IN_PU,
|
|
||||||
PJ3_FN, PJ3_OUT, PJ3_IN, PJ3_IN_PU,
|
|
||||||
PJ2_FN, PJ2_OUT, PJ2_IN, PJ2_IN_PU,
|
|
||||||
PJ1_FN, PJ1_OUT, PJ1_IN, PJ1_IN_PU,
|
|
||||||
0, 0, 0, 0, }
|
|
||||||
},
|
|
||||||
{ PINMUX_CFG_REG("P1MSELR", 0xffcc0080, 16, 1) {
|
|
||||||
0, 0,
|
|
||||||
P1MSEL14_0, P1MSEL14_1,
|
|
||||||
P1MSEL13_0, P1MSEL13_1,
|
|
||||||
P1MSEL12_0, P1MSEL12_1,
|
|
||||||
P1MSEL11_0, P1MSEL11_1,
|
|
||||||
P1MSEL10_0, P1MSEL10_1,
|
|
||||||
P1MSEL9_0, P1MSEL9_1,
|
|
||||||
P1MSEL8_0, P1MSEL8_1,
|
|
||||||
P1MSEL7_0, P1MSEL7_1,
|
|
||||||
P1MSEL6_0, P1MSEL6_1,
|
|
||||||
P1MSEL5_0, P1MSEL5_1,
|
|
||||||
P1MSEL4_0, P1MSEL4_1,
|
|
||||||
P1MSEL3_0, P1MSEL3_1,
|
|
||||||
P1MSEL2_0, P1MSEL2_1,
|
|
||||||
P1MSEL1_0, P1MSEL1_1,
|
|
||||||
P1MSEL0_0, P1MSEL0_1 }
|
|
||||||
},
|
|
||||||
{ PINMUX_CFG_REG("P2MSELR", 0xffcc0082, 16, 1) {
|
|
||||||
P2MSEL15_0, P2MSEL15_1,
|
|
||||||
P2MSEL14_0, P2MSEL14_1,
|
|
||||||
P2MSEL13_0, P2MSEL13_1,
|
|
||||||
P2MSEL12_0, P2MSEL12_1,
|
|
||||||
P2MSEL11_0, P2MSEL11_1,
|
|
||||||
P2MSEL10_0, P2MSEL10_1,
|
|
||||||
P2MSEL9_0, P2MSEL9_1,
|
|
||||||
P2MSEL8_0, P2MSEL8_1,
|
|
||||||
P2MSEL7_0, P2MSEL7_1,
|
|
||||||
P2MSEL6_0, P2MSEL6_1,
|
|
||||||
P2MSEL5_0, P2MSEL5_1,
|
|
||||||
P2MSEL4_0, P2MSEL4_1,
|
|
||||||
P2MSEL3_0, P2MSEL3_1,
|
|
||||||
P2MSEL2_0, P2MSEL2_1,
|
|
||||||
P2MSEL1_0, P2MSEL1_1,
|
|
||||||
P2MSEL0_0, P2MSEL0_1 }
|
|
||||||
},
|
|
||||||
{}
|
|
||||||
};
|
|
||||||
|
|
||||||
static struct pinmux_data_reg pinmux_data_regs[] = {
|
|
||||||
{ PINMUX_DATA_REG("PADR", 0xffcc0020, 8) {
|
|
||||||
PA7_DATA, PA6_DATA, PA5_DATA, PA4_DATA,
|
|
||||||
PA3_DATA, PA2_DATA, PA1_DATA, PA0_DATA }
|
|
||||||
},
|
|
||||||
{ PINMUX_DATA_REG("PBDR", 0xffcc0022, 8) {
|
|
||||||
PB7_DATA, PB6_DATA, PB5_DATA, PB4_DATA,
|
|
||||||
PB3_DATA, PB2_DATA, PB1_DATA, PB0_DATA }
|
|
||||||
},
|
|
||||||
{ PINMUX_DATA_REG("PCDR", 0xffcc0024, 8) {
|
|
||||||
PC7_DATA, PC6_DATA, PC5_DATA, PC4_DATA,
|
|
||||||
PC3_DATA, PC2_DATA, PC1_DATA, PC0_DATA }
|
|
||||||
},
|
|
||||||
{ PINMUX_DATA_REG("PDDR", 0xffcc0026, 8) {
|
|
||||||
PD7_DATA, PD6_DATA, PD5_DATA, PD4_DATA,
|
|
||||||
PD3_DATA, PD2_DATA, PD1_DATA, PD0_DATA }
|
|
||||||
},
|
|
||||||
{ PINMUX_DATA_REG("PEDR", 0xffcc0028, 8) {
|
|
||||||
PE7_DATA, PE6_DATA,
|
|
||||||
0, 0, 0, 0, 0, 0 }
|
|
||||||
},
|
|
||||||
{ PINMUX_DATA_REG("PFDR", 0xffcc002a, 8) {
|
|
||||||
PF7_DATA, PF6_DATA, PF5_DATA, PF4_DATA,
|
|
||||||
PF3_DATA, PF2_DATA, PF1_DATA, PF0_DATA }
|
|
||||||
},
|
|
||||||
{ PINMUX_DATA_REG("PGDR", 0xffcc002c, 8) {
|
|
||||||
PG7_DATA, PG6_DATA, PG5_DATA, 0,
|
|
||||||
0, 0, 0, 0 }
|
|
||||||
},
|
|
||||||
{ PINMUX_DATA_REG("PHDR", 0xffcc002e, 8) {
|
|
||||||
PH7_DATA, PH6_DATA, PH5_DATA, PH4_DATA,
|
|
||||||
PH3_DATA, PH2_DATA, PH1_DATA, PH0_DATA }
|
|
||||||
},
|
|
||||||
{ PINMUX_DATA_REG("PJDR", 0xffcc0030, 8) {
|
|
||||||
PJ7_DATA, PJ6_DATA, PJ5_DATA, PJ4_DATA,
|
|
||||||
PJ3_DATA, PJ2_DATA, PJ1_DATA, 0 }
|
|
||||||
},
|
|
||||||
{ },
|
|
||||||
};
|
|
||||||
|
|
||||||
static struct pinmux_info sh7786_pinmux_info = {
|
|
||||||
.name = "sh7786_pfc",
|
|
||||||
.reserved_id = PINMUX_RESERVED,
|
|
||||||
.data = { PINMUX_DATA_BEGIN, PINMUX_DATA_END },
|
|
||||||
.input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END },
|
|
||||||
.input_pu = { PINMUX_INPUT_PULLUP_BEGIN, PINMUX_INPUT_PULLUP_END },
|
|
||||||
.output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END },
|
|
||||||
.mark = { PINMUX_MARK_BEGIN, PINMUX_MARK_END },
|
|
||||||
.function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
|
|
||||||
|
|
||||||
.first_gpio = GPIO_PA7,
|
|
||||||
.last_gpio = GPIO_FN_FSE,
|
|
||||||
|
|
||||||
.gpios = pinmux_gpios,
|
|
||||||
.cfg_regs = pinmux_config_regs,
|
|
||||||
.data_regs = pinmux_data_regs,
|
|
||||||
|
|
||||||
.gpio_data = pinmux_data,
|
|
||||||
.gpio_data_size = ARRAY_SIZE(pinmux_data),
|
|
||||||
};
|
|
||||||
|
|
||||||
static int __init plat_pinmux_setup(void)
|
static int __init plat_pinmux_setup(void)
|
||||||
{
|
{
|
||||||
return register_pinmux(&sh7786_pinmux_info);
|
return sh_pfc_register("pfc-sh7786", NULL, 0);
|
||||||
}
|
}
|
||||||
|
|
||||||
arch_initcall(plat_pinmux_setup);
|
arch_initcall(plat_pinmux_setup);
|
||||||
|
|
|
@ -9,579 +9,10 @@
|
||||||
*/
|
*/
|
||||||
#include <linux/init.h>
|
#include <linux/init.h>
|
||||||
#include <linux/kernel.h>
|
#include <linux/kernel.h>
|
||||||
#include <linux/gpio.h>
|
#include <cpu/pfc.h>
|
||||||
#include <cpu/shx3.h>
|
|
||||||
|
|
||||||
enum {
|
|
||||||
PINMUX_RESERVED = 0,
|
|
||||||
|
|
||||||
PINMUX_DATA_BEGIN,
|
|
||||||
PA7_DATA, PA6_DATA, PA5_DATA, PA4_DATA,
|
|
||||||
PA3_DATA, PA2_DATA, PA1_DATA, PA0_DATA,
|
|
||||||
PB7_DATA, PB6_DATA, PB5_DATA, PB4_DATA,
|
|
||||||
PB3_DATA, PB2_DATA, PB1_DATA, PB0_DATA,
|
|
||||||
PC7_DATA, PC6_DATA, PC5_DATA, PC4_DATA,
|
|
||||||
PC3_DATA, PC2_DATA, PC1_DATA, PC0_DATA,
|
|
||||||
PD7_DATA, PD6_DATA, PD5_DATA, PD4_DATA,
|
|
||||||
PD3_DATA, PD2_DATA, PD1_DATA, PD0_DATA,
|
|
||||||
PE7_DATA, PE6_DATA, PE5_DATA, PE4_DATA,
|
|
||||||
PE3_DATA, PE2_DATA, PE1_DATA, PE0_DATA,
|
|
||||||
PF7_DATA, PF6_DATA, PF5_DATA, PF4_DATA,
|
|
||||||
PF3_DATA, PF2_DATA, PF1_DATA, PF0_DATA,
|
|
||||||
PG7_DATA, PG6_DATA, PG5_DATA, PG4_DATA,
|
|
||||||
PG3_DATA, PG2_DATA, PG1_DATA, PG0_DATA,
|
|
||||||
|
|
||||||
PH5_DATA, PH4_DATA,
|
|
||||||
PH3_DATA, PH2_DATA, PH1_DATA, PH0_DATA,
|
|
||||||
PINMUX_DATA_END,
|
|
||||||
|
|
||||||
PINMUX_INPUT_BEGIN,
|
|
||||||
PA7_IN, PA6_IN, PA5_IN, PA4_IN,
|
|
||||||
PA3_IN, PA2_IN, PA1_IN, PA0_IN,
|
|
||||||
PB7_IN, PB6_IN, PB5_IN, PB4_IN,
|
|
||||||
PB3_IN, PB2_IN, PB1_IN, PB0_IN,
|
|
||||||
PC7_IN, PC6_IN, PC5_IN, PC4_IN,
|
|
||||||
PC3_IN, PC2_IN, PC1_IN, PC0_IN,
|
|
||||||
PD7_IN, PD6_IN, PD5_IN, PD4_IN,
|
|
||||||
PD3_IN, PD2_IN, PD1_IN, PD0_IN,
|
|
||||||
PE7_IN, PE6_IN, PE5_IN, PE4_IN,
|
|
||||||
PE3_IN, PE2_IN, PE1_IN, PE0_IN,
|
|
||||||
PF7_IN, PF6_IN, PF5_IN, PF4_IN,
|
|
||||||
PF3_IN, PF2_IN, PF1_IN, PF0_IN,
|
|
||||||
PG7_IN, PG6_IN, PG5_IN, PG4_IN,
|
|
||||||
PG3_IN, PG2_IN, PG1_IN, PG0_IN,
|
|
||||||
|
|
||||||
PH5_IN, PH4_IN,
|
|
||||||
PH3_IN, PH2_IN, PH1_IN, PH0_IN,
|
|
||||||
PINMUX_INPUT_END,
|
|
||||||
|
|
||||||
PINMUX_INPUT_PULLUP_BEGIN,
|
|
||||||
PA7_IN_PU, PA6_IN_PU, PA5_IN_PU, PA4_IN_PU,
|
|
||||||
PA3_IN_PU, PA2_IN_PU, PA1_IN_PU, PA0_IN_PU,
|
|
||||||
PB7_IN_PU, PB6_IN_PU, PB5_IN_PU, PB4_IN_PU,
|
|
||||||
PB3_IN_PU, PB2_IN_PU, PB1_IN_PU, PB0_IN_PU,
|
|
||||||
PC7_IN_PU, PC6_IN_PU, PC5_IN_PU, PC4_IN_PU,
|
|
||||||
PC3_IN_PU, PC2_IN_PU, PC1_IN_PU, PC0_IN_PU,
|
|
||||||
PD7_IN_PU, PD6_IN_PU, PD5_IN_PU, PD4_IN_PU,
|
|
||||||
PD3_IN_PU, PD2_IN_PU, PD1_IN_PU, PD0_IN_PU,
|
|
||||||
PE7_IN_PU, PE6_IN_PU, PE5_IN_PU, PE4_IN_PU,
|
|
||||||
PE3_IN_PU, PE2_IN_PU, PE1_IN_PU, PE0_IN_PU,
|
|
||||||
PF7_IN_PU, PF6_IN_PU, PF5_IN_PU, PF4_IN_PU,
|
|
||||||
PF3_IN_PU, PF2_IN_PU, PF1_IN_PU, PF0_IN_PU,
|
|
||||||
PG7_IN_PU, PG6_IN_PU, PG5_IN_PU, PG4_IN_PU,
|
|
||||||
PG3_IN_PU, PG2_IN_PU, PG1_IN_PU, PG0_IN_PU,
|
|
||||||
|
|
||||||
PH5_IN_PU, PH4_IN_PU,
|
|
||||||
PH3_IN_PU, PH2_IN_PU, PH1_IN_PU, PH0_IN_PU,
|
|
||||||
PINMUX_INPUT_PULLUP_END,
|
|
||||||
|
|
||||||
PINMUX_OUTPUT_BEGIN,
|
|
||||||
PA7_OUT, PA6_OUT, PA5_OUT, PA4_OUT,
|
|
||||||
PA3_OUT, PA2_OUT, PA1_OUT, PA0_OUT,
|
|
||||||
PB7_OUT, PB6_OUT, PB5_OUT, PB4_OUT,
|
|
||||||
PB3_OUT, PB2_OUT, PB1_OUT, PB0_OUT,
|
|
||||||
PC7_OUT, PC6_OUT, PC5_OUT, PC4_OUT,
|
|
||||||
PC3_OUT, PC2_OUT, PC1_OUT, PC0_OUT,
|
|
||||||
PD7_OUT, PD6_OUT, PD5_OUT, PD4_OUT,
|
|
||||||
PD3_OUT, PD2_OUT, PD1_OUT, PD0_OUT,
|
|
||||||
PE7_OUT, PE6_OUT, PE5_OUT, PE4_OUT,
|
|
||||||
PE3_OUT, PE2_OUT, PE1_OUT, PE0_OUT,
|
|
||||||
PF7_OUT, PF6_OUT, PF5_OUT, PF4_OUT,
|
|
||||||
PF3_OUT, PF2_OUT, PF1_OUT, PF0_OUT,
|
|
||||||
PG7_OUT, PG6_OUT, PG5_OUT, PG4_OUT,
|
|
||||||
PG3_OUT, PG2_OUT, PG1_OUT, PG0_OUT,
|
|
||||||
|
|
||||||
PH5_OUT, PH4_OUT,
|
|
||||||
PH3_OUT, PH2_OUT, PH1_OUT, PH0_OUT,
|
|
||||||
PINMUX_OUTPUT_END,
|
|
||||||
|
|
||||||
PINMUX_FUNCTION_BEGIN,
|
|
||||||
PA7_FN, PA6_FN, PA5_FN, PA4_FN,
|
|
||||||
PA3_FN, PA2_FN, PA1_FN, PA0_FN,
|
|
||||||
PB7_FN, PB6_FN, PB5_FN, PB4_FN,
|
|
||||||
PB3_FN, PB2_FN, PB1_FN, PB0_FN,
|
|
||||||
PC7_FN, PC6_FN, PC5_FN, PC4_FN,
|
|
||||||
PC3_FN, PC2_FN, PC1_FN, PC0_FN,
|
|
||||||
PD7_FN, PD6_FN, PD5_FN, PD4_FN,
|
|
||||||
PD3_FN, PD2_FN, PD1_FN, PD0_FN,
|
|
||||||
PE7_FN, PE6_FN, PE5_FN, PE4_FN,
|
|
||||||
PE3_FN, PE2_FN, PE1_FN, PE0_FN,
|
|
||||||
PF7_FN, PF6_FN, PF5_FN, PF4_FN,
|
|
||||||
PF3_FN, PF2_FN, PF1_FN, PF0_FN,
|
|
||||||
PG7_FN, PG6_FN, PG5_FN, PG4_FN,
|
|
||||||
PG3_FN, PG2_FN, PG1_FN, PG0_FN,
|
|
||||||
|
|
||||||
PH5_FN, PH4_FN,
|
|
||||||
PH3_FN, PH2_FN, PH1_FN, PH0_FN,
|
|
||||||
PINMUX_FUNCTION_END,
|
|
||||||
|
|
||||||
PINMUX_MARK_BEGIN,
|
|
||||||
|
|
||||||
D31_MARK, D30_MARK, D29_MARK, D28_MARK, D27_MARK, D26_MARK,
|
|
||||||
D25_MARK, D24_MARK, D23_MARK, D22_MARK, D21_MARK, D20_MARK,
|
|
||||||
D19_MARK, D18_MARK, D17_MARK, D16_MARK,
|
|
||||||
|
|
||||||
BACK_MARK, BREQ_MARK,
|
|
||||||
WE3_MARK, WE2_MARK,
|
|
||||||
CS6_MARK, CS5_MARK, CS4_MARK,
|
|
||||||
CLKOUTENB_MARK,
|
|
||||||
|
|
||||||
DACK3_MARK, DACK2_MARK, DACK1_MARK, DACK0_MARK,
|
|
||||||
DREQ3_MARK, DREQ2_MARK, DREQ1_MARK, DREQ0_MARK,
|
|
||||||
|
|
||||||
IRQ3_MARK, IRQ2_MARK, IRQ1_MARK, IRQ0_MARK,
|
|
||||||
|
|
||||||
DRAK3_MARK, DRAK2_MARK, DRAK1_MARK, DRAK0_MARK,
|
|
||||||
|
|
||||||
SCK3_MARK, SCK2_MARK, SCK1_MARK, SCK0_MARK,
|
|
||||||
IRL3_MARK, IRL2_MARK, IRL1_MARK, IRL0_MARK,
|
|
||||||
TXD3_MARK, TXD2_MARK, TXD1_MARK, TXD0_MARK,
|
|
||||||
RXD3_MARK, RXD2_MARK, RXD1_MARK, RXD0_MARK,
|
|
||||||
|
|
||||||
CE2B_MARK, CE2A_MARK, IOIS16_MARK,
|
|
||||||
STATUS1_MARK, STATUS0_MARK,
|
|
||||||
|
|
||||||
IRQOUT_MARK,
|
|
||||||
|
|
||||||
PINMUX_MARK_END,
|
|
||||||
};
|
|
||||||
|
|
||||||
static pinmux_enum_t shx3_pinmux_data[] = {
|
|
||||||
|
|
||||||
/* PA GPIO */
|
|
||||||
PINMUX_DATA(PA7_DATA, PA7_IN, PA7_OUT, PA7_IN_PU),
|
|
||||||
PINMUX_DATA(PA6_DATA, PA6_IN, PA6_OUT, PA6_IN_PU),
|
|
||||||
PINMUX_DATA(PA5_DATA, PA5_IN, PA5_OUT, PA5_IN_PU),
|
|
||||||
PINMUX_DATA(PA4_DATA, PA4_IN, PA4_OUT, PA4_IN_PU),
|
|
||||||
PINMUX_DATA(PA3_DATA, PA3_IN, PA3_OUT, PA3_IN_PU),
|
|
||||||
PINMUX_DATA(PA2_DATA, PA2_IN, PA2_OUT, PA2_IN_PU),
|
|
||||||
PINMUX_DATA(PA1_DATA, PA1_IN, PA1_OUT, PA1_IN_PU),
|
|
||||||
PINMUX_DATA(PA0_DATA, PA0_IN, PA0_OUT, PA0_IN_PU),
|
|
||||||
|
|
||||||
/* PB GPIO */
|
|
||||||
PINMUX_DATA(PB7_DATA, PB7_IN, PB7_OUT, PB7_IN_PU),
|
|
||||||
PINMUX_DATA(PB6_DATA, PB6_IN, PB6_OUT, PB6_IN_PU),
|
|
||||||
PINMUX_DATA(PB5_DATA, PB5_IN, PB5_OUT, PB5_IN_PU),
|
|
||||||
PINMUX_DATA(PB4_DATA, PB4_IN, PB4_OUT, PB4_IN_PU),
|
|
||||||
PINMUX_DATA(PB3_DATA, PB3_IN, PB3_OUT, PB3_IN_PU),
|
|
||||||
PINMUX_DATA(PB2_DATA, PB2_IN, PB2_OUT, PB2_IN_PU),
|
|
||||||
PINMUX_DATA(PB1_DATA, PB1_IN, PB1_OUT, PB1_IN_PU),
|
|
||||||
PINMUX_DATA(PB0_DATA, PB0_IN, PB0_OUT, PB0_IN_PU),
|
|
||||||
|
|
||||||
/* PC GPIO */
|
|
||||||
PINMUX_DATA(PC7_DATA, PC7_IN, PC7_OUT, PC7_IN_PU),
|
|
||||||
PINMUX_DATA(PC6_DATA, PC6_IN, PC6_OUT, PC6_IN_PU),
|
|
||||||
PINMUX_DATA(PC5_DATA, PC5_IN, PC5_OUT, PC5_IN_PU),
|
|
||||||
PINMUX_DATA(PC4_DATA, PC4_IN, PC4_OUT, PC4_IN_PU),
|
|
||||||
PINMUX_DATA(PC3_DATA, PC3_IN, PC3_OUT, PC3_IN_PU),
|
|
||||||
PINMUX_DATA(PC2_DATA, PC2_IN, PC2_OUT, PC2_IN_PU),
|
|
||||||
PINMUX_DATA(PC1_DATA, PC1_IN, PC1_OUT, PC1_IN_PU),
|
|
||||||
PINMUX_DATA(PC0_DATA, PC0_IN, PC0_OUT, PC0_IN_PU),
|
|
||||||
|
|
||||||
/* PD GPIO */
|
|
||||||
PINMUX_DATA(PD7_DATA, PD7_IN, PD7_OUT, PD7_IN_PU),
|
|
||||||
PINMUX_DATA(PD6_DATA, PD6_IN, PD6_OUT, PD6_IN_PU),
|
|
||||||
PINMUX_DATA(PD5_DATA, PD5_IN, PD5_OUT, PD5_IN_PU),
|
|
||||||
PINMUX_DATA(PD4_DATA, PD4_IN, PD4_OUT, PD4_IN_PU),
|
|
||||||
PINMUX_DATA(PD3_DATA, PD3_IN, PD3_OUT, PD3_IN_PU),
|
|
||||||
PINMUX_DATA(PD2_DATA, PD2_IN, PD2_OUT, PD2_IN_PU),
|
|
||||||
PINMUX_DATA(PD1_DATA, PD1_IN, PD1_OUT, PD1_IN_PU),
|
|
||||||
PINMUX_DATA(PD0_DATA, PD0_IN, PD0_OUT, PD0_IN_PU),
|
|
||||||
|
|
||||||
/* PE GPIO */
|
|
||||||
PINMUX_DATA(PE7_DATA, PE7_IN, PE7_OUT, PE7_IN_PU),
|
|
||||||
PINMUX_DATA(PE6_DATA, PE6_IN, PE6_OUT, PE6_IN_PU),
|
|
||||||
PINMUX_DATA(PE5_DATA, PE5_IN, PE5_OUT, PE5_IN_PU),
|
|
||||||
PINMUX_DATA(PE4_DATA, PE4_IN, PE4_OUT, PE4_IN_PU),
|
|
||||||
PINMUX_DATA(PE3_DATA, PE3_IN, PE3_OUT, PE3_IN_PU),
|
|
||||||
PINMUX_DATA(PE2_DATA, PE2_IN, PE2_OUT, PE2_IN_PU),
|
|
||||||
PINMUX_DATA(PE1_DATA, PE1_IN, PE1_OUT, PE1_IN_PU),
|
|
||||||
PINMUX_DATA(PE0_DATA, PE0_IN, PE0_OUT, PE0_IN_PU),
|
|
||||||
|
|
||||||
/* PF GPIO */
|
|
||||||
PINMUX_DATA(PF7_DATA, PF7_IN, PF7_OUT, PF7_IN_PU),
|
|
||||||
PINMUX_DATA(PF6_DATA, PF6_IN, PF6_OUT, PF6_IN_PU),
|
|
||||||
PINMUX_DATA(PF5_DATA, PF5_IN, PF5_OUT, PF5_IN_PU),
|
|
||||||
PINMUX_DATA(PF4_DATA, PF4_IN, PF4_OUT, PF4_IN_PU),
|
|
||||||
PINMUX_DATA(PF3_DATA, PF3_IN, PF3_OUT, PF3_IN_PU),
|
|
||||||
PINMUX_DATA(PF2_DATA, PF2_IN, PF2_OUT, PF2_IN_PU),
|
|
||||||
PINMUX_DATA(PF1_DATA, PF1_IN, PF1_OUT, PF1_IN_PU),
|
|
||||||
PINMUX_DATA(PF0_DATA, PF0_IN, PF0_OUT, PF0_IN_PU),
|
|
||||||
|
|
||||||
/* PG GPIO */
|
|
||||||
PINMUX_DATA(PG7_DATA, PG7_IN, PG7_OUT, PG7_IN_PU),
|
|
||||||
PINMUX_DATA(PG6_DATA, PG6_IN, PG6_OUT, PG6_IN_PU),
|
|
||||||
PINMUX_DATA(PG5_DATA, PG5_IN, PG5_OUT, PG5_IN_PU),
|
|
||||||
PINMUX_DATA(PG4_DATA, PG4_IN, PG4_OUT, PG4_IN_PU),
|
|
||||||
PINMUX_DATA(PG3_DATA, PG3_IN, PG3_OUT, PG3_IN_PU),
|
|
||||||
PINMUX_DATA(PG2_DATA, PG2_IN, PG2_OUT, PG2_IN_PU),
|
|
||||||
PINMUX_DATA(PG1_DATA, PG1_IN, PG1_OUT, PG1_IN_PU),
|
|
||||||
PINMUX_DATA(PG0_DATA, PG0_IN, PG0_OUT, PG0_IN_PU),
|
|
||||||
|
|
||||||
/* PH GPIO */
|
|
||||||
PINMUX_DATA(PH5_DATA, PH5_IN, PH5_OUT, PH5_IN_PU),
|
|
||||||
PINMUX_DATA(PH4_DATA, PH4_IN, PH4_OUT, PH4_IN_PU),
|
|
||||||
PINMUX_DATA(PH3_DATA, PH3_IN, PH3_OUT, PH3_IN_PU),
|
|
||||||
PINMUX_DATA(PH2_DATA, PH2_IN, PH2_OUT, PH2_IN_PU),
|
|
||||||
PINMUX_DATA(PH1_DATA, PH1_IN, PH1_OUT, PH1_IN_PU),
|
|
||||||
PINMUX_DATA(PH0_DATA, PH0_IN, PH0_OUT, PH0_IN_PU),
|
|
||||||
|
|
||||||
/* PA FN */
|
|
||||||
PINMUX_DATA(D31_MARK, PA7_FN),
|
|
||||||
PINMUX_DATA(D30_MARK, PA6_FN),
|
|
||||||
PINMUX_DATA(D29_MARK, PA5_FN),
|
|
||||||
PINMUX_DATA(D28_MARK, PA4_FN),
|
|
||||||
PINMUX_DATA(D27_MARK, PA3_FN),
|
|
||||||
PINMUX_DATA(D26_MARK, PA2_FN),
|
|
||||||
PINMUX_DATA(D25_MARK, PA1_FN),
|
|
||||||
PINMUX_DATA(D24_MARK, PA0_FN),
|
|
||||||
|
|
||||||
/* PB FN */
|
|
||||||
PINMUX_DATA(D23_MARK, PB7_FN),
|
|
||||||
PINMUX_DATA(D22_MARK, PB6_FN),
|
|
||||||
PINMUX_DATA(D21_MARK, PB5_FN),
|
|
||||||
PINMUX_DATA(D20_MARK, PB4_FN),
|
|
||||||
PINMUX_DATA(D19_MARK, PB3_FN),
|
|
||||||
PINMUX_DATA(D18_MARK, PB2_FN),
|
|
||||||
PINMUX_DATA(D17_MARK, PB1_FN),
|
|
||||||
PINMUX_DATA(D16_MARK, PB0_FN),
|
|
||||||
|
|
||||||
/* PC FN */
|
|
||||||
PINMUX_DATA(BACK_MARK, PC7_FN),
|
|
||||||
PINMUX_DATA(BREQ_MARK, PC6_FN),
|
|
||||||
PINMUX_DATA(WE3_MARK, PC5_FN),
|
|
||||||
PINMUX_DATA(WE2_MARK, PC4_FN),
|
|
||||||
PINMUX_DATA(CS6_MARK, PC3_FN),
|
|
||||||
PINMUX_DATA(CS5_MARK, PC2_FN),
|
|
||||||
PINMUX_DATA(CS4_MARK, PC1_FN),
|
|
||||||
PINMUX_DATA(CLKOUTENB_MARK, PC0_FN),
|
|
||||||
|
|
||||||
/* PD FN */
|
|
||||||
PINMUX_DATA(DACK3_MARK, PD7_FN),
|
|
||||||
PINMUX_DATA(DACK2_MARK, PD6_FN),
|
|
||||||
PINMUX_DATA(DACK1_MARK, PD5_FN),
|
|
||||||
PINMUX_DATA(DACK0_MARK, PD4_FN),
|
|
||||||
PINMUX_DATA(DREQ3_MARK, PD3_FN),
|
|
||||||
PINMUX_DATA(DREQ2_MARK, PD2_FN),
|
|
||||||
PINMUX_DATA(DREQ1_MARK, PD1_FN),
|
|
||||||
PINMUX_DATA(DREQ0_MARK, PD0_FN),
|
|
||||||
|
|
||||||
/* PE FN */
|
|
||||||
PINMUX_DATA(IRQ3_MARK, PE7_FN),
|
|
||||||
PINMUX_DATA(IRQ2_MARK, PE6_FN),
|
|
||||||
PINMUX_DATA(IRQ1_MARK, PE5_FN),
|
|
||||||
PINMUX_DATA(IRQ0_MARK, PE4_FN),
|
|
||||||
PINMUX_DATA(DRAK3_MARK, PE3_FN),
|
|
||||||
PINMUX_DATA(DRAK2_MARK, PE2_FN),
|
|
||||||
PINMUX_DATA(DRAK1_MARK, PE1_FN),
|
|
||||||
PINMUX_DATA(DRAK0_MARK, PE0_FN),
|
|
||||||
|
|
||||||
/* PF FN */
|
|
||||||
PINMUX_DATA(SCK3_MARK, PF7_FN),
|
|
||||||
PINMUX_DATA(SCK2_MARK, PF6_FN),
|
|
||||||
PINMUX_DATA(SCK1_MARK, PF5_FN),
|
|
||||||
PINMUX_DATA(SCK0_MARK, PF4_FN),
|
|
||||||
PINMUX_DATA(IRL3_MARK, PF3_FN),
|
|
||||||
PINMUX_DATA(IRL2_MARK, PF2_FN),
|
|
||||||
PINMUX_DATA(IRL1_MARK, PF1_FN),
|
|
||||||
PINMUX_DATA(IRL0_MARK, PF0_FN),
|
|
||||||
|
|
||||||
/* PG FN */
|
|
||||||
PINMUX_DATA(TXD3_MARK, PG7_FN),
|
|
||||||
PINMUX_DATA(TXD2_MARK, PG6_FN),
|
|
||||||
PINMUX_DATA(TXD1_MARK, PG5_FN),
|
|
||||||
PINMUX_DATA(TXD0_MARK, PG4_FN),
|
|
||||||
PINMUX_DATA(RXD3_MARK, PG3_FN),
|
|
||||||
PINMUX_DATA(RXD2_MARK, PG2_FN),
|
|
||||||
PINMUX_DATA(RXD1_MARK, PG1_FN),
|
|
||||||
PINMUX_DATA(RXD0_MARK, PG0_FN),
|
|
||||||
|
|
||||||
/* PH FN */
|
|
||||||
PINMUX_DATA(CE2B_MARK, PH5_FN),
|
|
||||||
PINMUX_DATA(CE2A_MARK, PH4_FN),
|
|
||||||
PINMUX_DATA(IOIS16_MARK, PH3_FN),
|
|
||||||
PINMUX_DATA(STATUS1_MARK, PH2_FN),
|
|
||||||
PINMUX_DATA(STATUS0_MARK, PH1_FN),
|
|
||||||
PINMUX_DATA(IRQOUT_MARK, PH0_FN),
|
|
||||||
};
|
|
||||||
|
|
||||||
static struct pinmux_gpio shx3_pinmux_gpios[] = {
|
|
||||||
/* PA */
|
|
||||||
PINMUX_GPIO(GPIO_PA7, PA7_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PA6, PA6_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PA5, PA5_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PA4, PA4_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PA3, PA3_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PA2, PA2_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PA1, PA1_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PA0, PA0_DATA),
|
|
||||||
|
|
||||||
/* PB */
|
|
||||||
PINMUX_GPIO(GPIO_PB7, PB7_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PB6, PB6_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PB5, PB5_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PB4, PB4_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PB3, PB3_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PB2, PB2_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PB1, PB1_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PB0, PB0_DATA),
|
|
||||||
|
|
||||||
/* PC */
|
|
||||||
PINMUX_GPIO(GPIO_PC7, PC7_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PC6, PC6_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PC5, PC5_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PC4, PC4_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PC3, PC3_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PC2, PC2_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PC1, PC1_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PC0, PC0_DATA),
|
|
||||||
|
|
||||||
/* PD */
|
|
||||||
PINMUX_GPIO(GPIO_PD7, PD7_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PD6, PD6_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PD5, PD5_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PD4, PD4_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PD3, PD3_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PD2, PD2_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PD1, PD1_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PD0, PD0_DATA),
|
|
||||||
|
|
||||||
/* PE */
|
|
||||||
PINMUX_GPIO(GPIO_PE7, PE7_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PE6, PE6_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PE5, PE5_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PE4, PE4_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PE3, PE3_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PE2, PE2_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PE1, PE1_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PE0, PE0_DATA),
|
|
||||||
|
|
||||||
/* PF */
|
|
||||||
PINMUX_GPIO(GPIO_PF7, PF7_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PF6, PF6_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PF5, PF5_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PF4, PF4_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PF3, PF3_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PF2, PF2_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PF1, PF1_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PF0, PF0_DATA),
|
|
||||||
|
|
||||||
/* PG */
|
|
||||||
PINMUX_GPIO(GPIO_PG7, PG7_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PG6, PG6_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PG5, PG5_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PG4, PG4_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PG3, PG3_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PG2, PG2_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PG1, PG1_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PG0, PG0_DATA),
|
|
||||||
|
|
||||||
/* PH */
|
|
||||||
PINMUX_GPIO(GPIO_PH5, PH5_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PH4, PH4_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PH3, PH3_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PH2, PH2_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PH1, PH1_DATA),
|
|
||||||
PINMUX_GPIO(GPIO_PH0, PH0_DATA),
|
|
||||||
|
|
||||||
/* FN */
|
|
||||||
PINMUX_GPIO(GPIO_FN_D31, D31_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_D30, D30_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_D29, D29_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_D28, D28_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_D27, D27_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_D26, D26_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_D25, D25_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_D24, D24_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_D23, D23_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_D22, D22_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_D21, D21_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_D20, D20_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_D19, D19_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_D18, D18_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_D17, D17_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_D16, D16_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_BACK, BACK_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_BREQ, BREQ_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_WE3, WE3_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_WE2, WE2_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_CS6, CS6_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_CS5, CS5_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_CS4, CS4_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_CLKOUTENB, CLKOUTENB_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DACK3, DACK3_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DACK2, DACK2_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DACK1, DACK1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DACK0, DACK0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DREQ3, DREQ3_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DREQ2, DREQ2_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DREQ1, DREQ1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DREQ0, DREQ0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_IRQ3, IRQ3_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_IRQ2, IRQ2_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_IRQ1, IRQ1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_IRQ0, IRQ0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DRAK3, DRAK3_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DRAK2, DRAK2_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DRAK1, DRAK1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_DRAK0, DRAK0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCK3, SCK3_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCK2, SCK2_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCK1, SCK1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_SCK0, SCK0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_IRL3, IRL3_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_IRL2, IRL2_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_IRL1, IRL1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_IRL0, IRL0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_TXD3, TXD3_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_TXD2, TXD2_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_TXD1, TXD1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_TXD0, TXD0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_RXD3, RXD3_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_RXD2, RXD2_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_RXD1, RXD1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_RXD0, RXD0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_CE2B, CE2B_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_CE2A, CE2A_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_IOIS16, IOIS16_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_STATUS1, STATUS1_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_STATUS0, STATUS0_MARK),
|
|
||||||
PINMUX_GPIO(GPIO_FN_IRQOUT, IRQOUT_MARK),
|
|
||||||
};
|
|
||||||
|
|
||||||
static struct pinmux_cfg_reg shx3_pinmux_config_regs[] = {
|
|
||||||
{ PINMUX_CFG_REG("PABCR", 0xffc70000, 32, 2) {
|
|
||||||
PA7_FN, PA7_OUT, PA7_IN, PA7_IN_PU,
|
|
||||||
PA6_FN, PA6_OUT, PA6_IN, PA6_IN_PU,
|
|
||||||
PA5_FN, PA5_OUT, PA5_IN, PA5_IN_PU,
|
|
||||||
PA4_FN, PA4_OUT, PA4_IN, PA4_IN_PU,
|
|
||||||
PA3_FN, PA3_OUT, PA3_IN, PA3_IN_PU,
|
|
||||||
PA2_FN, PA2_OUT, PA2_IN, PA2_IN_PU,
|
|
||||||
PA1_FN, PA1_OUT, PA1_IN, PA1_IN_PU,
|
|
||||||
PA0_FN, PA0_OUT, PA0_IN, PA0_IN_PU,
|
|
||||||
PB7_FN, PB7_OUT, PB7_IN, PB7_IN_PU,
|
|
||||||
PB6_FN, PB6_OUT, PB6_IN, PB6_IN_PU,
|
|
||||||
PB5_FN, PB5_OUT, PB5_IN, PB5_IN_PU,
|
|
||||||
PB4_FN, PB4_OUT, PB4_IN, PB4_IN_PU,
|
|
||||||
PB3_FN, PB3_OUT, PB3_IN, PB3_IN_PU,
|
|
||||||
PB2_FN, PB2_OUT, PB2_IN, PB2_IN_PU,
|
|
||||||
PB1_FN, PB1_OUT, PB1_IN, PB1_IN_PU,
|
|
||||||
PB0_FN, PB0_OUT, PB0_IN, PB0_IN_PU, },
|
|
||||||
},
|
|
||||||
{ PINMUX_CFG_REG("PCDCR", 0xffc70004, 32, 2) {
|
|
||||||
PC7_FN, PC7_OUT, PC7_IN, PC7_IN_PU,
|
|
||||||
PC6_FN, PC6_OUT, PC6_IN, PC6_IN_PU,
|
|
||||||
PC5_FN, PC5_OUT, PC5_IN, PC5_IN_PU,
|
|
||||||
PC4_FN, PC4_OUT, PC4_IN, PC4_IN_PU,
|
|
||||||
PC3_FN, PC3_OUT, PC3_IN, PC3_IN_PU,
|
|
||||||
PC2_FN, PC2_OUT, PC2_IN, PC2_IN_PU,
|
|
||||||
PC1_FN, PC1_OUT, PC1_IN, PC1_IN_PU,
|
|
||||||
PC0_FN, PC0_OUT, PC0_IN, PC0_IN_PU,
|
|
||||||
PD7_FN, PD7_OUT, PD7_IN, PD7_IN_PU,
|
|
||||||
PD6_FN, PD6_OUT, PD6_IN, PD6_IN_PU,
|
|
||||||
PD5_FN, PD5_OUT, PD5_IN, PD5_IN_PU,
|
|
||||||
PD4_FN, PD4_OUT, PD4_IN, PD4_IN_PU,
|
|
||||||
PD3_FN, PD3_OUT, PD3_IN, PD3_IN_PU,
|
|
||||||
PD2_FN, PD2_OUT, PD2_IN, PD2_IN_PU,
|
|
||||||
PD1_FN, PD1_OUT, PD1_IN, PD1_IN_PU,
|
|
||||||
PD0_FN, PD0_OUT, PD0_IN, PD0_IN_PU, },
|
|
||||||
},
|
|
||||||
{ PINMUX_CFG_REG("PEFCR", 0xffc70008, 32, 2) {
|
|
||||||
PE7_FN, PE7_OUT, PE7_IN, PE7_IN_PU,
|
|
||||||
PE6_FN, PE6_OUT, PE6_IN, PE6_IN_PU,
|
|
||||||
PE5_FN, PE5_OUT, PE5_IN, PE5_IN_PU,
|
|
||||||
PE4_FN, PE4_OUT, PE4_IN, PE4_IN_PU,
|
|
||||||
PE3_FN, PE3_OUT, PE3_IN, PE3_IN_PU,
|
|
||||||
PE2_FN, PE2_OUT, PE2_IN, PE2_IN_PU,
|
|
||||||
PE1_FN, PE1_OUT, PE1_IN, PE1_IN_PU,
|
|
||||||
PE0_FN, PE0_OUT, PE0_IN, PE0_IN_PU,
|
|
||||||
PF7_FN, PF7_OUT, PF7_IN, PF7_IN_PU,
|
|
||||||
PF6_FN, PF6_OUT, PF6_IN, PF6_IN_PU,
|
|
||||||
PF5_FN, PF5_OUT, PF5_IN, PF5_IN_PU,
|
|
||||||
PF4_FN, PF4_OUT, PF4_IN, PF4_IN_PU,
|
|
||||||
PF3_FN, PF3_OUT, PF3_IN, PF3_IN_PU,
|
|
||||||
PF2_FN, PF2_OUT, PF2_IN, PF2_IN_PU,
|
|
||||||
PF1_FN, PF1_OUT, PF1_IN, PF1_IN_PU,
|
|
||||||
PF0_FN, PF0_OUT, PF0_IN, PF0_IN_PU, },
|
|
||||||
},
|
|
||||||
{ PINMUX_CFG_REG("PGHCR", 0xffc7000c, 32, 2) {
|
|
||||||
PG7_FN, PG7_OUT, PG7_IN, PG7_IN_PU,
|
|
||||||
PG6_FN, PG6_OUT, PG6_IN, PG6_IN_PU,
|
|
||||||
PG5_FN, PG5_OUT, PG5_IN, PG5_IN_PU,
|
|
||||||
PG4_FN, PG4_OUT, PG4_IN, PG4_IN_PU,
|
|
||||||
PG3_FN, PG3_OUT, PG3_IN, PG3_IN_PU,
|
|
||||||
PG2_FN, PG2_OUT, PG2_IN, PG2_IN_PU,
|
|
||||||
PG1_FN, PG1_OUT, PG1_IN, PG1_IN_PU,
|
|
||||||
PG0_FN, PG0_OUT, PG0_IN, PG0_IN_PU,
|
|
||||||
0, 0, 0, 0,
|
|
||||||
0, 0, 0, 0,
|
|
||||||
PH5_FN, PH5_OUT, PH5_IN, PH5_IN_PU,
|
|
||||||
PH4_FN, PH4_OUT, PH4_IN, PH4_IN_PU,
|
|
||||||
PH3_FN, PH3_OUT, PH3_IN, PH3_IN_PU,
|
|
||||||
PH2_FN, PH2_OUT, PH2_IN, PH2_IN_PU,
|
|
||||||
PH1_FN, PH1_OUT, PH1_IN, PH1_IN_PU,
|
|
||||||
PH0_FN, PH0_OUT, PH0_IN, PH0_IN_PU, },
|
|
||||||
},
|
|
||||||
{ },
|
|
||||||
};
|
|
||||||
|
|
||||||
static struct pinmux_data_reg shx3_pinmux_data_regs[] = {
|
|
||||||
{ PINMUX_DATA_REG("PABDR", 0xffc70010, 32) {
|
|
||||||
0, 0, 0, 0, 0, 0, 0, 0,
|
|
||||||
PA7_DATA, PA6_DATA, PA5_DATA, PA4_DATA,
|
|
||||||
PA3_DATA, PA2_DATA, PA1_DATA, PA0_DATA,
|
|
||||||
0, 0, 0, 0, 0, 0, 0, 0,
|
|
||||||
PB7_DATA, PB6_DATA, PB5_DATA, PB4_DATA,
|
|
||||||
PB3_DATA, PB2_DATA, PB1_DATA, PB0_DATA, },
|
|
||||||
},
|
|
||||||
{ PINMUX_DATA_REG("PCDDR", 0xffc70014, 32) {
|
|
||||||
0, 0, 0, 0, 0, 0, 0, 0,
|
|
||||||
PC7_DATA, PC6_DATA, PC5_DATA, PC4_DATA,
|
|
||||||
PC3_DATA, PC2_DATA, PC1_DATA, PC0_DATA,
|
|
||||||
0, 0, 0, 0, 0, 0, 0, 0,
|
|
||||||
PD7_DATA, PD6_DATA, PD5_DATA, PD4_DATA,
|
|
||||||
PD3_DATA, PD2_DATA, PD1_DATA, PD0_DATA, },
|
|
||||||
},
|
|
||||||
{ PINMUX_DATA_REG("PEFDR", 0xffc70018, 32) {
|
|
||||||
0, 0, 0, 0, 0, 0, 0, 0,
|
|
||||||
PE7_DATA, PE6_DATA, PE5_DATA, PE4_DATA,
|
|
||||||
PE3_DATA, PE2_DATA, PE1_DATA, PE0_DATA,
|
|
||||||
0, 0, 0, 0, 0, 0, 0, 0,
|
|
||||||
PF7_DATA, PF6_DATA, PF5_DATA, PF4_DATA,
|
|
||||||
PF3_DATA, PF2_DATA, PF1_DATA, PF0_DATA, },
|
|
||||||
},
|
|
||||||
{ PINMUX_DATA_REG("PGHDR", 0xffc7001c, 32) {
|
|
||||||
0, 0, 0, 0, 0, 0, 0, 0,
|
|
||||||
PG7_DATA, PG6_DATA, PG5_DATA, PG4_DATA,
|
|
||||||
PG3_DATA, PG2_DATA, PG1_DATA, PG0_DATA,
|
|
||||||
0, 0, 0, 0, 0, 0, 0, 0,
|
|
||||||
0, 0, PH5_DATA, PH4_DATA,
|
|
||||||
PH3_DATA, PH2_DATA, PH1_DATA, PH0_DATA, },
|
|
||||||
},
|
|
||||||
{ },
|
|
||||||
};
|
|
||||||
|
|
||||||
static struct pinmux_info shx3_pinmux_info = {
|
|
||||||
.name = "shx3_pfc",
|
|
||||||
.reserved_id = PINMUX_RESERVED,
|
|
||||||
.data = { PINMUX_DATA_BEGIN, PINMUX_DATA_END },
|
|
||||||
.input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END },
|
|
||||||
.input_pu = { PINMUX_INPUT_PULLUP_BEGIN,
|
|
||||||
PINMUX_INPUT_PULLUP_END },
|
|
||||||
.output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END },
|
|
||||||
.mark = { PINMUX_MARK_BEGIN, PINMUX_MARK_END },
|
|
||||||
.function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
|
|
||||||
.first_gpio = GPIO_PA7,
|
|
||||||
.last_gpio = GPIO_FN_IRQOUT,
|
|
||||||
.gpios = shx3_pinmux_gpios,
|
|
||||||
.gpio_data = shx3_pinmux_data,
|
|
||||||
.gpio_data_size = ARRAY_SIZE(shx3_pinmux_data),
|
|
||||||
.cfg_regs = shx3_pinmux_config_regs,
|
|
||||||
.data_regs = shx3_pinmux_data_regs,
|
|
||||||
};
|
|
||||||
|
|
||||||
static int __init shx3_pinmux_setup(void)
|
static int __init shx3_pinmux_setup(void)
|
||||||
{
|
{
|
||||||
return register_pinmux(&shx3_pinmux_info);
|
return sh_pfc_register("pfc-shx3", NULL, 0);
|
||||||
}
|
}
|
||||||
arch_initcall(shx3_pinmux_setup);
|
arch_initcall(shx3_pinmux_setup);
|
||||||
|
|
|
@ -227,7 +227,7 @@ config PINCTRL_EXYNOS5440
|
||||||
select PINCONF
|
select PINCONF
|
||||||
|
|
||||||
source "drivers/pinctrl/mvebu/Kconfig"
|
source "drivers/pinctrl/mvebu/Kconfig"
|
||||||
|
source "drivers/pinctrl/sh-pfc/Kconfig"
|
||||||
source "drivers/pinctrl/spear/Kconfig"
|
source "drivers/pinctrl/spear/Kconfig"
|
||||||
|
|
||||||
config PINCTRL_XWAY
|
config PINCTRL_XWAY
|
||||||
|
|
|
@ -49,4 +49,6 @@ obj-$(CONFIG_PINCTRL_XWAY) += pinctrl-xway.o
|
||||||
obj-$(CONFIG_PINCTRL_LANTIQ) += pinctrl-lantiq.o
|
obj-$(CONFIG_PINCTRL_LANTIQ) += pinctrl-lantiq.o
|
||||||
|
|
||||||
obj-$(CONFIG_PLAT_ORION) += mvebu/
|
obj-$(CONFIG_PLAT_ORION) += mvebu/
|
||||||
|
obj-$(CONFIG_ARCH_SHMOBILE) += sh-pfc/
|
||||||
|
obj-$(CONFIG_SUPERH) += sh-pfc/
|
||||||
obj-$(CONFIG_PLAT_SPEAR) += spear/
|
obj-$(CONFIG_PLAT_SPEAR) += spear/
|
||||||
|
|
|
@ -0,0 +1,116 @@
|
||||||
|
#
|
||||||
|
# Renesas SH and SH Mobile PINCTRL drivers
|
||||||
|
#
|
||||||
|
|
||||||
|
if ARCH_SHMOBILE || SUPERH
|
||||||
|
|
||||||
|
config PINCTRL_SH_PFC
|
||||||
|
# XXX move off the gpio dependency
|
||||||
|
depends on GENERIC_GPIO
|
||||||
|
select GPIO_SH_PFC if ARCH_REQUIRE_GPIOLIB
|
||||||
|
select PINMUX
|
||||||
|
select PINCONF
|
||||||
|
def_bool y
|
||||||
|
help
|
||||||
|
This enables pin control drivers for SH and SH Mobile platforms
|
||||||
|
|
||||||
|
config GPIO_SH_PFC
|
||||||
|
bool "SuperH PFC GPIO support"
|
||||||
|
depends on PINCTRL_SH_PFC && GPIOLIB
|
||||||
|
help
|
||||||
|
This enables support for GPIOs within the SoC's pin function
|
||||||
|
controller.
|
||||||
|
|
||||||
|
config PINCTRL_PFC_R8A7740
|
||||||
|
def_bool y
|
||||||
|
depends on ARCH_R8A7740
|
||||||
|
select PINCTRL_SH_PFC
|
||||||
|
|
||||||
|
config PINCTRL_PFC_R8A7779
|
||||||
|
def_bool y
|
||||||
|
depends on ARCH_R8A7779
|
||||||
|
select PINCTRL_SH_PFC
|
||||||
|
|
||||||
|
config PINCTRL_PFC_SH7203
|
||||||
|
def_bool y
|
||||||
|
depends on CPU_SUBTYPE_SH7203
|
||||||
|
depends on GENERIC_GPIO
|
||||||
|
select PINCTRL_SH_PFC
|
||||||
|
|
||||||
|
config PINCTRL_PFC_SH7264
|
||||||
|
def_bool y
|
||||||
|
depends on CPU_SUBTYPE_SH7264
|
||||||
|
depends on GENERIC_GPIO
|
||||||
|
select PINCTRL_SH_PFC
|
||||||
|
|
||||||
|
config PINCTRL_PFC_SH7269
|
||||||
|
def_bool y
|
||||||
|
depends on CPU_SUBTYPE_SH7269
|
||||||
|
depends on GENERIC_GPIO
|
||||||
|
select PINCTRL_SH_PFC
|
||||||
|
|
||||||
|
config PINCTRL_PFC_SH7372
|
||||||
|
def_bool y
|
||||||
|
depends on ARCH_SH7372
|
||||||
|
select PINCTRL_SH_PFC
|
||||||
|
|
||||||
|
config PINCTRL_PFC_SH73A0
|
||||||
|
def_bool y
|
||||||
|
depends on ARCH_SH73A0
|
||||||
|
select PINCTRL_SH_PFC
|
||||||
|
|
||||||
|
config PINCTRL_PFC_SH7720
|
||||||
|
def_bool y
|
||||||
|
depends on CPU_SUBTYPE_SH7720
|
||||||
|
depends on GENERIC_GPIO
|
||||||
|
select PINCTRL_SH_PFC
|
||||||
|
|
||||||
|
config PINCTRL_PFC_SH7722
|
||||||
|
def_bool y
|
||||||
|
depends on CPU_SUBTYPE_SH7722
|
||||||
|
depends on GENERIC_GPIO
|
||||||
|
select PINCTRL_SH_PFC
|
||||||
|
|
||||||
|
config PINCTRL_PFC_SH7723
|
||||||
|
def_bool y
|
||||||
|
depends on CPU_SUBTYPE_SH7723
|
||||||
|
depends on GENERIC_GPIO
|
||||||
|
select PINCTRL_SH_PFC
|
||||||
|
|
||||||
|
config PINCTRL_PFC_SH7724
|
||||||
|
def_bool y
|
||||||
|
depends on CPU_SUBTYPE_SH7724
|
||||||
|
depends on GENERIC_GPIO
|
||||||
|
select PINCTRL_SH_PFC
|
||||||
|
|
||||||
|
config PINCTRL_PFC_SH7734
|
||||||
|
def_bool y
|
||||||
|
depends on CPU_SUBTYPE_SH7734
|
||||||
|
depends on GENERIC_GPIO
|
||||||
|
select PINCTRL_SH_PFC
|
||||||
|
|
||||||
|
config PINCTRL_PFC_SH7757
|
||||||
|
def_bool y
|
||||||
|
depends on CPU_SUBTYPE_SH7757
|
||||||
|
depends on GENERIC_GPIO
|
||||||
|
select PINCTRL_SH_PFC
|
||||||
|
|
||||||
|
config PINCTRL_PFC_SH7785
|
||||||
|
def_bool y
|
||||||
|
depends on CPU_SUBTYPE_SH7785
|
||||||
|
depends on GENERIC_GPIO
|
||||||
|
select PINCTRL_SH_PFC
|
||||||
|
|
||||||
|
config PINCTRL_PFC_SH7786
|
||||||
|
def_bool y
|
||||||
|
depends on CPU_SUBTYPE_SH7786
|
||||||
|
depends on GENERIC_GPIO
|
||||||
|
select PINCTRL_SH_PFC
|
||||||
|
|
||||||
|
config PINCTRL_PFC_SHX3
|
||||||
|
def_bool y
|
||||||
|
depends on CPU_SUBTYPE_SHX3
|
||||||
|
depends on GENERIC_GPIO
|
||||||
|
select PINCTRL_SH_PFC
|
||||||
|
|
||||||
|
endif
|
|
@ -0,0 +1,21 @@
|
||||||
|
sh-pfc-objs = core.o pinctrl.o
|
||||||
|
ifeq ($(CONFIG_GPIO_SH_PFC),y)
|
||||||
|
sh-pfc-objs += gpio.o
|
||||||
|
endif
|
||||||
|
obj-$(CONFIG_PINCTRL_SH_PFC) += sh-pfc.o
|
||||||
|
obj-$(CONFIG_PINCTRL_PFC_R8A7740) += pfc-r8a7740.o
|
||||||
|
obj-$(CONFIG_PINCTRL_PFC_R8A7779) += pfc-r8a7779.o
|
||||||
|
obj-$(CONFIG_PINCTRL_PFC_SH7203) += pfc-sh7203.o
|
||||||
|
obj-$(CONFIG_PINCTRL_PFC_SH7264) += pfc-sh7264.o
|
||||||
|
obj-$(CONFIG_PINCTRL_PFC_SH7269) += pfc-sh7269.o
|
||||||
|
obj-$(CONFIG_PINCTRL_PFC_SH7372) += pfc-sh7372.o
|
||||||
|
obj-$(CONFIG_PINCTRL_PFC_SH73A0) += pfc-sh73a0.o
|
||||||
|
obj-$(CONFIG_PINCTRL_PFC_SH7720) += pfc-sh7720.o
|
||||||
|
obj-$(CONFIG_PINCTRL_PFC_SH7722) += pfc-sh7722.o
|
||||||
|
obj-$(CONFIG_PINCTRL_PFC_SH7723) += pfc-sh7723.o
|
||||||
|
obj-$(CONFIG_PINCTRL_PFC_SH7724) += pfc-sh7724.o
|
||||||
|
obj-$(CONFIG_PINCTRL_PFC_SH7734) += pfc-sh7734.o
|
||||||
|
obj-$(CONFIG_PINCTRL_PFC_SH7757) += pfc-sh7757.o
|
||||||
|
obj-$(CONFIG_PINCTRL_PFC_SH7785) += pfc-sh7785.o
|
||||||
|
obj-$(CONFIG_PINCTRL_PFC_SH7786) += pfc-sh7786.o
|
||||||
|
obj-$(CONFIG_PINCTRL_PFC_SHX3) += pfc-shx3.o
|
|
@ -8,78 +8,61 @@
|
||||||
* License. See the file "COPYING" in the main directory of this archive
|
* License. See the file "COPYING" in the main directory of this archive
|
||||||
* for more details.
|
* for more details.
|
||||||
*/
|
*/
|
||||||
#define pr_fmt(fmt) "sh_pfc " KBUILD_MODNAME ": " fmt
|
|
||||||
|
|
||||||
#include <linux/errno.h>
|
#define DRV_NAME "sh-pfc"
|
||||||
#include <linux/kernel.h>
|
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
|
||||||
#include <linux/sh_pfc.h>
|
|
||||||
#include <linux/module.h>
|
|
||||||
#include <linux/err.h>
|
|
||||||
#include <linux/io.h>
|
|
||||||
#include <linux/bitops.h>
|
#include <linux/bitops.h>
|
||||||
#include <linux/slab.h>
|
#include <linux/err.h>
|
||||||
|
#include <linux/errno.h>
|
||||||
|
#include <linux/io.h>
|
||||||
#include <linux/ioport.h>
|
#include <linux/ioport.h>
|
||||||
|
#include <linux/kernel.h>
|
||||||
|
#include <linux/module.h>
|
||||||
#include <linux/pinctrl/machine.h>
|
#include <linux/pinctrl/machine.h>
|
||||||
|
#include <linux/platform_device.h>
|
||||||
|
#include <linux/slab.h>
|
||||||
|
|
||||||
static struct sh_pfc *sh_pfc __read_mostly;
|
#include "core.h"
|
||||||
|
|
||||||
static inline bool sh_pfc_initialized(void)
|
static int sh_pfc_ioremap(struct sh_pfc *pfc, struct platform_device *pdev)
|
||||||
{
|
|
||||||
return !!sh_pfc;
|
|
||||||
}
|
|
||||||
|
|
||||||
static void pfc_iounmap(struct sh_pfc *pfc)
|
|
||||||
{
|
|
||||||
int k;
|
|
||||||
|
|
||||||
for (k = 0; k < pfc->num_resources; k++)
|
|
||||||
if (pfc->window[k].virt)
|
|
||||||
iounmap(pfc->window[k].virt);
|
|
||||||
|
|
||||||
kfree(pfc->window);
|
|
||||||
pfc->window = NULL;
|
|
||||||
}
|
|
||||||
|
|
||||||
static int pfc_ioremap(struct sh_pfc *pfc)
|
|
||||||
{
|
{
|
||||||
struct resource *res;
|
struct resource *res;
|
||||||
int k;
|
int k;
|
||||||
|
|
||||||
if (!pfc->num_resources)
|
if (pdev->num_resources == 0) {
|
||||||
|
pfc->num_windows = 0;
|
||||||
return 0;
|
return 0;
|
||||||
|
}
|
||||||
|
|
||||||
pfc->window = kzalloc(pfc->num_resources * sizeof(*pfc->window),
|
pfc->window = devm_kzalloc(pfc->dev, pdev->num_resources *
|
||||||
GFP_NOWAIT);
|
sizeof(*pfc->window), GFP_NOWAIT);
|
||||||
if (!pfc->window)
|
if (!pfc->window)
|
||||||
goto err1;
|
return -ENOMEM;
|
||||||
|
|
||||||
for (k = 0; k < pfc->num_resources; k++) {
|
pfc->num_windows = pdev->num_resources;
|
||||||
res = pfc->resource + k;
|
|
||||||
|
for (k = 0, res = pdev->resource; k < pdev->num_resources; k++, res++) {
|
||||||
WARN_ON(resource_type(res) != IORESOURCE_MEM);
|
WARN_ON(resource_type(res) != IORESOURCE_MEM);
|
||||||
pfc->window[k].phys = res->start;
|
pfc->window[k].phys = res->start;
|
||||||
pfc->window[k].size = resource_size(res);
|
pfc->window[k].size = resource_size(res);
|
||||||
pfc->window[k].virt = ioremap_nocache(res->start,
|
pfc->window[k].virt = devm_ioremap_nocache(pfc->dev, res->start,
|
||||||
resource_size(res));
|
resource_size(res));
|
||||||
if (!pfc->window[k].virt)
|
if (!pfc->window[k].virt)
|
||||||
goto err2;
|
return -ENOMEM;
|
||||||
}
|
}
|
||||||
|
|
||||||
return 0;
|
return 0;
|
||||||
|
|
||||||
err2:
|
|
||||||
pfc_iounmap(pfc);
|
|
||||||
err1:
|
|
||||||
return -1;
|
|
||||||
}
|
}
|
||||||
|
|
||||||
static void __iomem *pfc_phys_to_virt(struct sh_pfc *pfc,
|
static void __iomem *sh_pfc_phys_to_virt(struct sh_pfc *pfc,
|
||||||
unsigned long address)
|
unsigned long address)
|
||||||
{
|
{
|
||||||
struct pfc_window *window;
|
struct sh_pfc_window *window;
|
||||||
int k;
|
int k;
|
||||||
|
|
||||||
/* scan through physical windows and convert address */
|
/* scan through physical windows and convert address */
|
||||||
for (k = 0; k < pfc->num_resources; k++) {
|
for (k = 0; k < pfc->num_windows; k++) {
|
||||||
window = pfc->window + k;
|
window = pfc->window + k;
|
||||||
|
|
||||||
if (address < window->phys)
|
if (address < window->phys)
|
||||||
|
@ -95,7 +78,7 @@ static void __iomem *pfc_phys_to_virt(struct sh_pfc *pfc,
|
||||||
return (void __iomem *)address;
|
return (void __iomem *)address;
|
||||||
}
|
}
|
||||||
|
|
||||||
static int enum_in_range(pinmux_enum_t enum_id, struct pinmux_range *r)
|
static int sh_pfc_enum_in_range(pinmux_enum_t enum_id, struct pinmux_range *r)
|
||||||
{
|
{
|
||||||
if (enum_id < r->begin)
|
if (enum_id < r->begin)
|
||||||
return 0;
|
return 0;
|
||||||
|
@ -106,7 +89,7 @@ static int enum_in_range(pinmux_enum_t enum_id, struct pinmux_range *r)
|
||||||
return 1;
|
return 1;
|
||||||
}
|
}
|
||||||
|
|
||||||
static unsigned long gpio_read_raw_reg(void __iomem *mapped_reg,
|
static unsigned long sh_pfc_read_raw_reg(void __iomem *mapped_reg,
|
||||||
unsigned long reg_width)
|
unsigned long reg_width)
|
||||||
{
|
{
|
||||||
switch (reg_width) {
|
switch (reg_width) {
|
||||||
|
@ -122,9 +105,8 @@ static unsigned long gpio_read_raw_reg(void __iomem *mapped_reg,
|
||||||
return 0;
|
return 0;
|
||||||
}
|
}
|
||||||
|
|
||||||
static void gpio_write_raw_reg(void __iomem *mapped_reg,
|
static void sh_pfc_write_raw_reg(void __iomem *mapped_reg,
|
||||||
unsigned long reg_width,
|
unsigned long reg_width, unsigned long data)
|
||||||
unsigned long data)
|
|
||||||
{
|
{
|
||||||
switch (reg_width) {
|
switch (reg_width) {
|
||||||
case 8:
|
case 8:
|
||||||
|
@ -150,9 +132,8 @@ int sh_pfc_read_bit(struct pinmux_data_reg *dr, unsigned long in_pos)
|
||||||
pr_debug("read_bit: addr = %lx, pos = %ld, "
|
pr_debug("read_bit: addr = %lx, pos = %ld, "
|
||||||
"r_width = %ld\n", dr->reg, pos, dr->reg_width);
|
"r_width = %ld\n", dr->reg, pos, dr->reg_width);
|
||||||
|
|
||||||
return (gpio_read_raw_reg(dr->mapped_reg, dr->reg_width) >> pos) & 1;
|
return (sh_pfc_read_raw_reg(dr->mapped_reg, dr->reg_width) >> pos) & 1;
|
||||||
}
|
}
|
||||||
EXPORT_SYMBOL_GPL(sh_pfc_read_bit);
|
|
||||||
|
|
||||||
void sh_pfc_write_bit(struct pinmux_data_reg *dr, unsigned long in_pos,
|
void sh_pfc_write_bit(struct pinmux_data_reg *dr, unsigned long in_pos,
|
||||||
unsigned long value)
|
unsigned long value)
|
||||||
|
@ -170,11 +151,10 @@ void sh_pfc_write_bit(struct pinmux_data_reg *dr, unsigned long in_pos,
|
||||||
else
|
else
|
||||||
clear_bit(pos, &dr->reg_shadow);
|
clear_bit(pos, &dr->reg_shadow);
|
||||||
|
|
||||||
gpio_write_raw_reg(dr->mapped_reg, dr->reg_width, dr->reg_shadow);
|
sh_pfc_write_raw_reg(dr->mapped_reg, dr->reg_width, dr->reg_shadow);
|
||||||
}
|
}
|
||||||
EXPORT_SYMBOL_GPL(sh_pfc_write_bit);
|
|
||||||
|
|
||||||
static void config_reg_helper(struct sh_pfc *pfc,
|
static void sh_pfc_config_reg_helper(struct sh_pfc *pfc,
|
||||||
struct pinmux_cfg_reg *crp,
|
struct pinmux_cfg_reg *crp,
|
||||||
unsigned long in_pos,
|
unsigned long in_pos,
|
||||||
void __iomem **mapped_regp,
|
void __iomem **mapped_regp,
|
||||||
|
@ -183,7 +163,7 @@ static void config_reg_helper(struct sh_pfc *pfc,
|
||||||
{
|
{
|
||||||
int k;
|
int k;
|
||||||
|
|
||||||
*mapped_regp = pfc_phys_to_virt(pfc, crp->reg);
|
*mapped_regp = sh_pfc_phys_to_virt(pfc, crp->reg);
|
||||||
|
|
||||||
if (crp->field_width) {
|
if (crp->field_width) {
|
||||||
*maskp = (1 << crp->field_width) - 1;
|
*maskp = (1 << crp->field_width) - 1;
|
||||||
|
@ -196,30 +176,30 @@ static void config_reg_helper(struct sh_pfc *pfc,
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
static int read_config_reg(struct sh_pfc *pfc,
|
static int sh_pfc_read_config_reg(struct sh_pfc *pfc,
|
||||||
struct pinmux_cfg_reg *crp,
|
struct pinmux_cfg_reg *crp,
|
||||||
unsigned long field)
|
unsigned long field)
|
||||||
{
|
{
|
||||||
void __iomem *mapped_reg;
|
void __iomem *mapped_reg;
|
||||||
unsigned long mask, pos;
|
unsigned long mask, pos;
|
||||||
|
|
||||||
config_reg_helper(pfc, crp, field, &mapped_reg, &mask, &pos);
|
sh_pfc_config_reg_helper(pfc, crp, field, &mapped_reg, &mask, &pos);
|
||||||
|
|
||||||
pr_debug("read_reg: addr = %lx, field = %ld, "
|
pr_debug("read_reg: addr = %lx, field = %ld, "
|
||||||
"r_width = %ld, f_width = %ld\n",
|
"r_width = %ld, f_width = %ld\n",
|
||||||
crp->reg, field, crp->reg_width, crp->field_width);
|
crp->reg, field, crp->reg_width, crp->field_width);
|
||||||
|
|
||||||
return (gpio_read_raw_reg(mapped_reg, crp->reg_width) >> pos) & mask;
|
return (sh_pfc_read_raw_reg(mapped_reg, crp->reg_width) >> pos) & mask;
|
||||||
}
|
}
|
||||||
|
|
||||||
static void write_config_reg(struct sh_pfc *pfc,
|
static void sh_pfc_write_config_reg(struct sh_pfc *pfc,
|
||||||
struct pinmux_cfg_reg *crp,
|
struct pinmux_cfg_reg *crp,
|
||||||
unsigned long field, unsigned long value)
|
unsigned long field, unsigned long value)
|
||||||
{
|
{
|
||||||
void __iomem *mapped_reg;
|
void __iomem *mapped_reg;
|
||||||
unsigned long mask, pos, data;
|
unsigned long mask, pos, data;
|
||||||
|
|
||||||
config_reg_helper(pfc, crp, field, &mapped_reg, &mask, &pos);
|
sh_pfc_config_reg_helper(pfc, crp, field, &mapped_reg, &mask, &pos);
|
||||||
|
|
||||||
pr_debug("write_reg addr = %lx, value = %ld, field = %ld, "
|
pr_debug("write_reg addr = %lx, value = %ld, field = %ld, "
|
||||||
"r_width = %ld, f_width = %ld\n",
|
"r_width = %ld, f_width = %ld\n",
|
||||||
|
@ -228,34 +208,35 @@ static void write_config_reg(struct sh_pfc *pfc,
|
||||||
mask = ~(mask << pos);
|
mask = ~(mask << pos);
|
||||||
value = value << pos;
|
value = value << pos;
|
||||||
|
|
||||||
data = gpio_read_raw_reg(mapped_reg, crp->reg_width);
|
data = sh_pfc_read_raw_reg(mapped_reg, crp->reg_width);
|
||||||
data &= mask;
|
data &= mask;
|
||||||
data |= value;
|
data |= value;
|
||||||
|
|
||||||
if (pfc->unlock_reg)
|
if (pfc->info->unlock_reg)
|
||||||
gpio_write_raw_reg(pfc_phys_to_virt(pfc, pfc->unlock_reg),
|
sh_pfc_write_raw_reg(
|
||||||
32, ~data);
|
sh_pfc_phys_to_virt(pfc, pfc->info->unlock_reg), 32,
|
||||||
|
~data);
|
||||||
|
|
||||||
gpio_write_raw_reg(mapped_reg, crp->reg_width, data);
|
sh_pfc_write_raw_reg(mapped_reg, crp->reg_width, data);
|
||||||
}
|
}
|
||||||
|
|
||||||
static int setup_data_reg(struct sh_pfc *pfc, unsigned gpio)
|
static int sh_pfc_setup_data_reg(struct sh_pfc *pfc, unsigned gpio)
|
||||||
{
|
{
|
||||||
struct pinmux_gpio *gpiop = &pfc->gpios[gpio];
|
struct pinmux_gpio *gpiop = &pfc->info->gpios[gpio];
|
||||||
struct pinmux_data_reg *data_reg;
|
struct pinmux_data_reg *data_reg;
|
||||||
int k, n;
|
int k, n;
|
||||||
|
|
||||||
if (!enum_in_range(gpiop->enum_id, &pfc->data))
|
if (!sh_pfc_enum_in_range(gpiop->enum_id, &pfc->info->data))
|
||||||
return -1;
|
return -1;
|
||||||
|
|
||||||
k = 0;
|
k = 0;
|
||||||
while (1) {
|
while (1) {
|
||||||
data_reg = pfc->data_regs + k;
|
data_reg = pfc->info->data_regs + k;
|
||||||
|
|
||||||
if (!data_reg->reg_width)
|
if (!data_reg->reg_width)
|
||||||
break;
|
break;
|
||||||
|
|
||||||
data_reg->mapped_reg = pfc_phys_to_virt(pfc, data_reg->reg);
|
data_reg->mapped_reg = sh_pfc_phys_to_virt(pfc, data_reg->reg);
|
||||||
|
|
||||||
for (n = 0; n < data_reg->reg_width; n++) {
|
for (n = 0; n < data_reg->reg_width; n++) {
|
||||||
if (data_reg->enum_ids[n] == gpiop->enum_id) {
|
if (data_reg->enum_ids[n] == gpiop->enum_id) {
|
||||||
|
@ -274,22 +255,22 @@ static int setup_data_reg(struct sh_pfc *pfc, unsigned gpio)
|
||||||
return -1;
|
return -1;
|
||||||
}
|
}
|
||||||
|
|
||||||
static void setup_data_regs(struct sh_pfc *pfc)
|
static void sh_pfc_setup_data_regs(struct sh_pfc *pfc)
|
||||||
{
|
{
|
||||||
struct pinmux_data_reg *drp;
|
struct pinmux_data_reg *drp;
|
||||||
int k;
|
int k;
|
||||||
|
|
||||||
for (k = pfc->first_gpio; k <= pfc->last_gpio; k++)
|
for (k = pfc->info->first_gpio; k <= pfc->info->last_gpio; k++)
|
||||||
setup_data_reg(pfc, k);
|
sh_pfc_setup_data_reg(pfc, k);
|
||||||
|
|
||||||
k = 0;
|
k = 0;
|
||||||
while (1) {
|
while (1) {
|
||||||
drp = pfc->data_regs + k;
|
drp = pfc->info->data_regs + k;
|
||||||
|
|
||||||
if (!drp->reg_width)
|
if (!drp->reg_width)
|
||||||
break;
|
break;
|
||||||
|
|
||||||
drp->reg_shadow = gpio_read_raw_reg(drp->mapped_reg,
|
drp->reg_shadow = sh_pfc_read_raw_reg(drp->mapped_reg,
|
||||||
drp->reg_width);
|
drp->reg_width);
|
||||||
k++;
|
k++;
|
||||||
}
|
}
|
||||||
|
@ -298,24 +279,22 @@ static void setup_data_regs(struct sh_pfc *pfc)
|
||||||
int sh_pfc_get_data_reg(struct sh_pfc *pfc, unsigned gpio,
|
int sh_pfc_get_data_reg(struct sh_pfc *pfc, unsigned gpio,
|
||||||
struct pinmux_data_reg **drp, int *bitp)
|
struct pinmux_data_reg **drp, int *bitp)
|
||||||
{
|
{
|
||||||
struct pinmux_gpio *gpiop = &pfc->gpios[gpio];
|
struct pinmux_gpio *gpiop = &pfc->info->gpios[gpio];
|
||||||
int k, n;
|
int k, n;
|
||||||
|
|
||||||
if (!enum_in_range(gpiop->enum_id, &pfc->data))
|
if (!sh_pfc_enum_in_range(gpiop->enum_id, &pfc->info->data))
|
||||||
return -1;
|
return -1;
|
||||||
|
|
||||||
k = (gpiop->flags & PINMUX_FLAG_DREG) >> PINMUX_FLAG_DREG_SHIFT;
|
k = (gpiop->flags & PINMUX_FLAG_DREG) >> PINMUX_FLAG_DREG_SHIFT;
|
||||||
n = (gpiop->flags & PINMUX_FLAG_DBIT) >> PINMUX_FLAG_DBIT_SHIFT;
|
n = (gpiop->flags & PINMUX_FLAG_DBIT) >> PINMUX_FLAG_DBIT_SHIFT;
|
||||||
*drp = pfc->data_regs + k;
|
*drp = pfc->info->data_regs + k;
|
||||||
*bitp = n;
|
*bitp = n;
|
||||||
return 0;
|
return 0;
|
||||||
}
|
}
|
||||||
EXPORT_SYMBOL_GPL(sh_pfc_get_data_reg);
|
|
||||||
|
|
||||||
static int get_config_reg(struct sh_pfc *pfc, pinmux_enum_t enum_id,
|
static int sh_pfc_get_config_reg(struct sh_pfc *pfc, pinmux_enum_t enum_id,
|
||||||
struct pinmux_cfg_reg **crp,
|
struct pinmux_cfg_reg **crp, int *fieldp,
|
||||||
int *fieldp, int *valuep,
|
int *valuep, unsigned long **cntp)
|
||||||
unsigned long **cntp)
|
|
||||||
{
|
{
|
||||||
struct pinmux_cfg_reg *config_reg;
|
struct pinmux_cfg_reg *config_reg;
|
||||||
unsigned long r_width, f_width, curr_width, ncomb;
|
unsigned long r_width, f_width, curr_width, ncomb;
|
||||||
|
@ -323,7 +302,7 @@ static int get_config_reg(struct sh_pfc *pfc, pinmux_enum_t enum_id,
|
||||||
|
|
||||||
k = 0;
|
k = 0;
|
||||||
while (1) {
|
while (1) {
|
||||||
config_reg = pfc->cfg_regs + k;
|
config_reg = pfc->info->cfg_regs + k;
|
||||||
|
|
||||||
r_width = config_reg->reg_width;
|
r_width = config_reg->reg_width;
|
||||||
f_width = config_reg->field_width;
|
f_width = config_reg->field_width;
|
||||||
|
@ -361,12 +340,12 @@ static int get_config_reg(struct sh_pfc *pfc, pinmux_enum_t enum_id,
|
||||||
int sh_pfc_gpio_to_enum(struct sh_pfc *pfc, unsigned gpio, int pos,
|
int sh_pfc_gpio_to_enum(struct sh_pfc *pfc, unsigned gpio, int pos,
|
||||||
pinmux_enum_t *enum_idp)
|
pinmux_enum_t *enum_idp)
|
||||||
{
|
{
|
||||||
pinmux_enum_t enum_id = pfc->gpios[gpio].enum_id;
|
pinmux_enum_t enum_id = pfc->info->gpios[gpio].enum_id;
|
||||||
pinmux_enum_t *data = pfc->gpio_data;
|
pinmux_enum_t *data = pfc->info->gpio_data;
|
||||||
int k;
|
int k;
|
||||||
|
|
||||||
if (!enum_in_range(enum_id, &pfc->data)) {
|
if (!sh_pfc_enum_in_range(enum_id, &pfc->info->data)) {
|
||||||
if (!enum_in_range(enum_id, &pfc->mark)) {
|
if (!sh_pfc_enum_in_range(enum_id, &pfc->info->mark)) {
|
||||||
pr_err("non data/mark enum_id for gpio %d\n", gpio);
|
pr_err("non data/mark enum_id for gpio %d\n", gpio);
|
||||||
return -1;
|
return -1;
|
||||||
}
|
}
|
||||||
|
@ -377,7 +356,7 @@ int sh_pfc_gpio_to_enum(struct sh_pfc *pfc, unsigned gpio, int pos,
|
||||||
return pos + 1;
|
return pos + 1;
|
||||||
}
|
}
|
||||||
|
|
||||||
for (k = 0; k < pfc->gpio_data_size; k++) {
|
for (k = 0; k < pfc->info->gpio_data_size; k++) {
|
||||||
if (data[k] == enum_id) {
|
if (data[k] == enum_id) {
|
||||||
*enum_idp = data[k + 1];
|
*enum_idp = data[k + 1];
|
||||||
return k + 1;
|
return k + 1;
|
||||||
|
@ -387,7 +366,6 @@ int sh_pfc_gpio_to_enum(struct sh_pfc *pfc, unsigned gpio, int pos,
|
||||||
pr_err("cannot locate data/mark enum_id for gpio %d\n", gpio);
|
pr_err("cannot locate data/mark enum_id for gpio %d\n", gpio);
|
||||||
return -1;
|
return -1;
|
||||||
}
|
}
|
||||||
EXPORT_SYMBOL_GPL(sh_pfc_gpio_to_enum);
|
|
||||||
|
|
||||||
int sh_pfc_config_gpio(struct sh_pfc *pfc, unsigned gpio, int pinmux_type,
|
int sh_pfc_config_gpio(struct sh_pfc *pfc, unsigned gpio, int pinmux_type,
|
||||||
int cfg_mode)
|
int cfg_mode)
|
||||||
|
@ -405,19 +383,19 @@ int sh_pfc_config_gpio(struct sh_pfc *pfc, unsigned gpio, int pinmux_type,
|
||||||
break;
|
break;
|
||||||
|
|
||||||
case PINMUX_TYPE_OUTPUT:
|
case PINMUX_TYPE_OUTPUT:
|
||||||
range = &pfc->output;
|
range = &pfc->info->output;
|
||||||
break;
|
break;
|
||||||
|
|
||||||
case PINMUX_TYPE_INPUT:
|
case PINMUX_TYPE_INPUT:
|
||||||
range = &pfc->input;
|
range = &pfc->info->input;
|
||||||
break;
|
break;
|
||||||
|
|
||||||
case PINMUX_TYPE_INPUT_PULLUP:
|
case PINMUX_TYPE_INPUT_PULLUP:
|
||||||
range = &pfc->input_pu;
|
range = &pfc->info->input_pu;
|
||||||
break;
|
break;
|
||||||
|
|
||||||
case PINMUX_TYPE_INPUT_PULLDOWN:
|
case PINMUX_TYPE_INPUT_PULLDOWN:
|
||||||
range = &pfc->input_pd;
|
range = &pfc->info->input_pd;
|
||||||
break;
|
break;
|
||||||
|
|
||||||
default:
|
default:
|
||||||
|
@ -437,7 +415,7 @@ int sh_pfc_config_gpio(struct sh_pfc *pfc, unsigned gpio, int pinmux_type,
|
||||||
break;
|
break;
|
||||||
|
|
||||||
/* first check if this is a function enum */
|
/* first check if this is a function enum */
|
||||||
in_range = enum_in_range(enum_id, &pfc->function);
|
in_range = sh_pfc_enum_in_range(enum_id, &pfc->info->function);
|
||||||
if (!in_range) {
|
if (!in_range) {
|
||||||
/* not a function enum */
|
/* not a function enum */
|
||||||
if (range) {
|
if (range) {
|
||||||
|
@ -449,7 +427,7 @@ int sh_pfc_config_gpio(struct sh_pfc *pfc, unsigned gpio, int pinmux_type,
|
||||||
* for this case we only allow function enums
|
* for this case we only allow function enums
|
||||||
* and the enums that match the other range.
|
* and the enums that match the other range.
|
||||||
*/
|
*/
|
||||||
in_range = enum_in_range(enum_id, range);
|
in_range = sh_pfc_enum_in_range(enum_id, range);
|
||||||
|
|
||||||
/*
|
/*
|
||||||
* special case pass through for fixed
|
* special case pass through for fixed
|
||||||
|
@ -474,19 +452,19 @@ int sh_pfc_config_gpio(struct sh_pfc *pfc, unsigned gpio, int pinmux_type,
|
||||||
if (!in_range)
|
if (!in_range)
|
||||||
continue;
|
continue;
|
||||||
|
|
||||||
if (get_config_reg(pfc, enum_id, &cr,
|
if (sh_pfc_get_config_reg(pfc, enum_id, &cr,
|
||||||
&field, &value, &cntp) != 0)
|
&field, &value, &cntp) != 0)
|
||||||
goto out_err;
|
goto out_err;
|
||||||
|
|
||||||
switch (cfg_mode) {
|
switch (cfg_mode) {
|
||||||
case GPIO_CFG_DRYRUN:
|
case GPIO_CFG_DRYRUN:
|
||||||
if (!*cntp ||
|
if (!*cntp ||
|
||||||
(read_config_reg(pfc, cr, field) != value))
|
(sh_pfc_read_config_reg(pfc, cr, field) != value))
|
||||||
continue;
|
continue;
|
||||||
break;
|
break;
|
||||||
|
|
||||||
case GPIO_CFG_REQ:
|
case GPIO_CFG_REQ:
|
||||||
write_config_reg(pfc, cr, field, value);
|
sh_pfc_write_config_reg(pfc, cr, field, value);
|
||||||
*cntp = *cntp + 1;
|
*cntp = *cntp + 1;
|
||||||
break;
|
break;
|
||||||
|
|
||||||
|
@ -500,11 +478,11 @@ int sh_pfc_config_gpio(struct sh_pfc *pfc, unsigned gpio, int pinmux_type,
|
||||||
out_err:
|
out_err:
|
||||||
return -1;
|
return -1;
|
||||||
}
|
}
|
||||||
EXPORT_SYMBOL_GPL(sh_pfc_config_gpio);
|
|
||||||
|
|
||||||
int register_sh_pfc(struct sh_pfc *pfc)
|
static int sh_pfc_probe(struct platform_device *pdev)
|
||||||
{
|
{
|
||||||
int (*initroutine)(struct sh_pfc *) = NULL;
|
struct sh_pfc_soc_info *info;
|
||||||
|
struct sh_pfc *pfc;
|
||||||
int ret;
|
int ret;
|
||||||
|
|
||||||
/*
|
/*
|
||||||
|
@ -512,61 +490,146 @@ int register_sh_pfc(struct sh_pfc *pfc)
|
||||||
*/
|
*/
|
||||||
BUILD_BUG_ON(PINMUX_FLAG_TYPE > ((1 << PINMUX_FLAG_DBIT_SHIFT) - 1));
|
BUILD_BUG_ON(PINMUX_FLAG_TYPE > ((1 << PINMUX_FLAG_DBIT_SHIFT) - 1));
|
||||||
|
|
||||||
if (sh_pfc)
|
info = pdev->id_entry->driver_data
|
||||||
return -EBUSY;
|
? (void *)pdev->id_entry->driver_data : pdev->dev.platform_data;
|
||||||
|
if (info == NULL)
|
||||||
|
return -ENODEV;
|
||||||
|
|
||||||
ret = pfc_ioremap(pfc);
|
pfc = devm_kzalloc(&pdev->dev, sizeof(*pfc), GFP_KERNEL);
|
||||||
|
if (pfc == NULL)
|
||||||
|
return -ENOMEM;
|
||||||
|
|
||||||
|
pfc->info = info;
|
||||||
|
pfc->dev = &pdev->dev;
|
||||||
|
|
||||||
|
ret = sh_pfc_ioremap(pfc, pdev);
|
||||||
if (unlikely(ret < 0))
|
if (unlikely(ret < 0))
|
||||||
return ret;
|
return ret;
|
||||||
|
|
||||||
spin_lock_init(&pfc->lock);
|
spin_lock_init(&pfc->lock);
|
||||||
|
|
||||||
pinctrl_provide_dummies();
|
pinctrl_provide_dummies();
|
||||||
setup_data_regs(pfc);
|
sh_pfc_setup_data_regs(pfc);
|
||||||
|
|
||||||
sh_pfc = pfc;
|
|
||||||
|
|
||||||
/*
|
/*
|
||||||
* Initialize pinctrl bindings first
|
* Initialize pinctrl bindings first
|
||||||
*/
|
*/
|
||||||
initroutine = symbol_request(sh_pfc_register_pinctrl);
|
ret = sh_pfc_register_pinctrl(pfc);
|
||||||
if (initroutine) {
|
|
||||||
ret = (*initroutine)(pfc);
|
|
||||||
symbol_put_addr(initroutine);
|
|
||||||
|
|
||||||
if (unlikely(ret != 0))
|
if (unlikely(ret != 0))
|
||||||
goto err;
|
return ret;
|
||||||
} else {
|
|
||||||
pr_err("failed to initialize pinctrl bindings\n");
|
|
||||||
goto err;
|
|
||||||
}
|
|
||||||
|
|
||||||
|
#ifdef CONFIG_GPIO_SH_PFC
|
||||||
/*
|
/*
|
||||||
* Then the GPIO chip
|
* Then the GPIO chip
|
||||||
*/
|
*/
|
||||||
initroutine = symbol_request(sh_pfc_register_gpiochip);
|
ret = sh_pfc_register_gpiochip(pfc);
|
||||||
if (initroutine) {
|
if (unlikely(ret != 0)) {
|
||||||
ret = (*initroutine)(pfc);
|
|
||||||
symbol_put_addr(initroutine);
|
|
||||||
|
|
||||||
/*
|
/*
|
||||||
* If the GPIO chip fails to come up we still leave the
|
* If the GPIO chip fails to come up we still leave the
|
||||||
* PFC state as it is, given that there are already
|
* PFC state as it is, given that there are already
|
||||||
* extant users of it that have succeeded by this point.
|
* extant users of it that have succeeded by this point.
|
||||||
*/
|
*/
|
||||||
if (unlikely(ret != 0)) {
|
|
||||||
pr_notice("failed to init GPIO chip, ignoring...\n");
|
pr_notice("failed to init GPIO chip, ignoring...\n");
|
||||||
ret = 0;
|
|
||||||
}
|
|
||||||
}
|
}
|
||||||
|
#endif
|
||||||
|
|
||||||
pr_info("%s support registered\n", pfc->name);
|
platform_set_drvdata(pdev, pfc);
|
||||||
|
|
||||||
|
pr_info("%s support registered\n", info->name);
|
||||||
|
|
||||||
return 0;
|
return 0;
|
||||||
|
|
||||||
err:
|
|
||||||
pfc_iounmap(pfc);
|
|
||||||
sh_pfc = NULL;
|
|
||||||
|
|
||||||
return ret;
|
|
||||||
}
|
}
|
||||||
|
|
||||||
|
static int sh_pfc_remove(struct platform_device *pdev)
|
||||||
|
{
|
||||||
|
struct sh_pfc *pfc = platform_get_drvdata(pdev);
|
||||||
|
|
||||||
|
#ifdef CONFIG_GPIO_SH_PFC
|
||||||
|
sh_pfc_unregister_gpiochip(pfc);
|
||||||
|
#endif
|
||||||
|
sh_pfc_unregister_pinctrl(pfc);
|
||||||
|
|
||||||
|
platform_set_drvdata(pdev, NULL);
|
||||||
|
|
||||||
|
return 0;
|
||||||
|
}
|
||||||
|
|
||||||
|
static const struct platform_device_id sh_pfc_id_table[] = {
|
||||||
|
#ifdef CONFIG_PINCTRL_PFC_R8A7740
|
||||||
|
{ "pfc-r8a7740", (kernel_ulong_t)&r8a7740_pinmux_info },
|
||||||
|
#endif
|
||||||
|
#ifdef CONFIG_PINCTRL_PFC_R8A7779
|
||||||
|
{ "pfc-r8a7779", (kernel_ulong_t)&r8a7779_pinmux_info },
|
||||||
|
#endif
|
||||||
|
#ifdef CONFIG_PINCTRL_PFC_SH7203
|
||||||
|
{ "pfc-sh7203", (kernel_ulong_t)&sh7203_pinmux_info },
|
||||||
|
#endif
|
||||||
|
#ifdef CONFIG_PINCTRL_PFC_SH7264
|
||||||
|
{ "pfc-sh7264", (kernel_ulong_t)&sh7264_pinmux_info },
|
||||||
|
#endif
|
||||||
|
#ifdef CONFIG_PINCTRL_PFC_SH7269
|
||||||
|
{ "pfc-sh7269", (kernel_ulong_t)&sh7269_pinmux_info },
|
||||||
|
#endif
|
||||||
|
#ifdef CONFIG_PINCTRL_PFC_SH7372
|
||||||
|
{ "pfc-sh7372", (kernel_ulong_t)&sh7372_pinmux_info },
|
||||||
|
#endif
|
||||||
|
#ifdef CONFIG_PINCTRL_PFC_SH73A0
|
||||||
|
{ "pfc-sh73a0", (kernel_ulong_t)&sh73a0_pinmux_info },
|
||||||
|
#endif
|
||||||
|
#ifdef CONFIG_PINCTRL_PFC_SH7720
|
||||||
|
{ "pfc-sh7720", (kernel_ulong_t)&sh7720_pinmux_info },
|
||||||
|
#endif
|
||||||
|
#ifdef CONFIG_PINCTRL_PFC_SH7722
|
||||||
|
{ "pfc-sh7722", (kernel_ulong_t)&sh7722_pinmux_info },
|
||||||
|
#endif
|
||||||
|
#ifdef CONFIG_PINCTRL_PFC_SH7723
|
||||||
|
{ "pfc-sh7723", (kernel_ulong_t)&sh7723_pinmux_info },
|
||||||
|
#endif
|
||||||
|
#ifdef CONFIG_PINCTRL_PFC_SH7724
|
||||||
|
{ "pfc-sh7724", (kernel_ulong_t)&sh7724_pinmux_info },
|
||||||
|
#endif
|
||||||
|
#ifdef CONFIG_PINCTRL_PFC_SH7734
|
||||||
|
{ "pfc-sh7734", (kernel_ulong_t)&sh7734_pinmux_info },
|
||||||
|
#endif
|
||||||
|
#ifdef CONFIG_PINCTRL_PFC_SH7757
|
||||||
|
{ "pfc-sh7757", (kernel_ulong_t)&sh7757_pinmux_info },
|
||||||
|
#endif
|
||||||
|
#ifdef CONFIG_PINCTRL_PFC_SH7785
|
||||||
|
{ "pfc-sh7785", (kernel_ulong_t)&sh7785_pinmux_info },
|
||||||
|
#endif
|
||||||
|
#ifdef CONFIG_PINCTRL_PFC_SH7786
|
||||||
|
{ "pfc-sh7786", (kernel_ulong_t)&sh7786_pinmux_info },
|
||||||
|
#endif
|
||||||
|
#ifdef CONFIG_PINCTRL_PFC_SHX3
|
||||||
|
{ "pfc-shx3", (kernel_ulong_t)&shx3_pinmux_info },
|
||||||
|
#endif
|
||||||
|
{ "sh-pfc", 0 },
|
||||||
|
{ },
|
||||||
|
};
|
||||||
|
MODULE_DEVICE_TABLE(platform, sh_pfc_id_table);
|
||||||
|
|
||||||
|
static struct platform_driver sh_pfc_driver = {
|
||||||
|
.probe = sh_pfc_probe,
|
||||||
|
.remove = sh_pfc_remove,
|
||||||
|
.id_table = sh_pfc_id_table,
|
||||||
|
.driver = {
|
||||||
|
.name = DRV_NAME,
|
||||||
|
.owner = THIS_MODULE,
|
||||||
|
},
|
||||||
|
};
|
||||||
|
|
||||||
|
static int __init sh_pfc_init(void)
|
||||||
|
{
|
||||||
|
return platform_driver_register(&sh_pfc_driver);
|
||||||
|
}
|
||||||
|
postcore_initcall(sh_pfc_init);
|
||||||
|
|
||||||
|
static void __exit sh_pfc_exit(void)
|
||||||
|
{
|
||||||
|
platform_driver_unregister(&sh_pfc_driver);
|
||||||
|
}
|
||||||
|
module_exit(sh_pfc_exit);
|
||||||
|
|
||||||
|
MODULE_AUTHOR("Magnus Damm, Paul Mundt, Laurent Pinchart");
|
||||||
|
MODULE_DESCRIPTION("Pin Control and GPIO driver for SuperH pin function controller");
|
||||||
|
MODULE_LICENSE("GPL v2");
|
|
@ -0,0 +1,72 @@
|
||||||
|
/*
|
||||||
|
* SuperH Pin Function Controller support.
|
||||||
|
*
|
||||||
|
* Copyright (C) 2012 Renesas Solutions Corp.
|
||||||
|
*
|
||||||
|
* This file is subject to the terms and conditions of the GNU General Public
|
||||||
|
* License. See the file "COPYING" in the main directory of this archive
|
||||||
|
* for more details.
|
||||||
|
*/
|
||||||
|
#ifndef __SH_PFC_CORE_H__
|
||||||
|
#define __SH_PFC_CORE_H__
|
||||||
|
|
||||||
|
#include <linux/compiler.h>
|
||||||
|
#include <linux/types.h>
|
||||||
|
|
||||||
|
#include "sh_pfc.h"
|
||||||
|
|
||||||
|
struct sh_pfc_window {
|
||||||
|
phys_addr_t phys;
|
||||||
|
void __iomem *virt;
|
||||||
|
unsigned long size;
|
||||||
|
};
|
||||||
|
|
||||||
|
struct sh_pfc_chip;
|
||||||
|
struct sh_pfc_pinctrl;
|
||||||
|
|
||||||
|
struct sh_pfc {
|
||||||
|
struct device *dev;
|
||||||
|
struct sh_pfc_soc_info *info;
|
||||||
|
spinlock_t lock;
|
||||||
|
|
||||||
|
unsigned int num_windows;
|
||||||
|
struct sh_pfc_window *window;
|
||||||
|
|
||||||
|
struct sh_pfc_chip *gpio;
|
||||||
|
struct sh_pfc_pinctrl *pinctrl;
|
||||||
|
};
|
||||||
|
|
||||||
|
int sh_pfc_register_gpiochip(struct sh_pfc *pfc);
|
||||||
|
int sh_pfc_unregister_gpiochip(struct sh_pfc *pfc);
|
||||||
|
|
||||||
|
int sh_pfc_register_pinctrl(struct sh_pfc *pfc);
|
||||||
|
int sh_pfc_unregister_pinctrl(struct sh_pfc *pfc);
|
||||||
|
|
||||||
|
int sh_pfc_read_bit(struct pinmux_data_reg *dr, unsigned long in_pos);
|
||||||
|
void sh_pfc_write_bit(struct pinmux_data_reg *dr, unsigned long in_pos,
|
||||||
|
unsigned long value);
|
||||||
|
int sh_pfc_get_data_reg(struct sh_pfc *pfc, unsigned gpio,
|
||||||
|
struct pinmux_data_reg **drp, int *bitp);
|
||||||
|
int sh_pfc_gpio_to_enum(struct sh_pfc *pfc, unsigned gpio, int pos,
|
||||||
|
pinmux_enum_t *enum_idp);
|
||||||
|
int sh_pfc_config_gpio(struct sh_pfc *pfc, unsigned gpio, int pinmux_type,
|
||||||
|
int cfg_mode);
|
||||||
|
|
||||||
|
extern struct sh_pfc_soc_info r8a7740_pinmux_info;
|
||||||
|
extern struct sh_pfc_soc_info r8a7779_pinmux_info;
|
||||||
|
extern struct sh_pfc_soc_info sh7203_pinmux_info;
|
||||||
|
extern struct sh_pfc_soc_info sh7264_pinmux_info;
|
||||||
|
extern struct sh_pfc_soc_info sh7269_pinmux_info;
|
||||||
|
extern struct sh_pfc_soc_info sh7372_pinmux_info;
|
||||||
|
extern struct sh_pfc_soc_info sh73a0_pinmux_info;
|
||||||
|
extern struct sh_pfc_soc_info sh7720_pinmux_info;
|
||||||
|
extern struct sh_pfc_soc_info sh7722_pinmux_info;
|
||||||
|
extern struct sh_pfc_soc_info sh7723_pinmux_info;
|
||||||
|
extern struct sh_pfc_soc_info sh7724_pinmux_info;
|
||||||
|
extern struct sh_pfc_soc_info sh7734_pinmux_info;
|
||||||
|
extern struct sh_pfc_soc_info sh7757_pinmux_info;
|
||||||
|
extern struct sh_pfc_soc_info sh7785_pinmux_info;
|
||||||
|
extern struct sh_pfc_soc_info sh7786_pinmux_info;
|
||||||
|
extern struct sh_pfc_soc_info shx3_pinmux_info;
|
||||||
|
|
||||||
|
#endif /* __SH_PFC_CORE_H__ */
|
|
@ -8,16 +8,18 @@
|
||||||
* License. See the file "COPYING" in the main directory of this archive
|
* License. See the file "COPYING" in the main directory of this archive
|
||||||
* for more details.
|
* for more details.
|
||||||
*/
|
*/
|
||||||
#define pr_fmt(fmt) "sh_pfc " KBUILD_MODNAME ": " fmt
|
|
||||||
|
|
||||||
#include <linux/init.h>
|
#define pr_fmt(fmt) KBUILD_MODNAME " gpio: " fmt
|
||||||
|
|
||||||
|
#include <linux/device.h>
|
||||||
#include <linux/gpio.h>
|
#include <linux/gpio.h>
|
||||||
|
#include <linux/init.h>
|
||||||
|
#include <linux/module.h>
|
||||||
|
#include <linux/pinctrl/consumer.h>
|
||||||
#include <linux/slab.h>
|
#include <linux/slab.h>
|
||||||
#include <linux/spinlock.h>
|
#include <linux/spinlock.h>
|
||||||
#include <linux/module.h>
|
|
||||||
#include <linux/platform_device.h>
|
#include "core.h"
|
||||||
#include <linux/pinctrl/consumer.h>
|
|
||||||
#include <linux/sh_pfc.h>
|
|
||||||
|
|
||||||
struct sh_pfc_chip {
|
struct sh_pfc_chip {
|
||||||
struct sh_pfc *pfc;
|
struct sh_pfc *pfc;
|
||||||
|
@ -49,7 +51,7 @@ static void sh_gpio_set_value(struct sh_pfc *pfc, unsigned gpio, int value)
|
||||||
struct pinmux_data_reg *dr = NULL;
|
struct pinmux_data_reg *dr = NULL;
|
||||||
int bit = 0;
|
int bit = 0;
|
||||||
|
|
||||||
if (!pfc || sh_pfc_get_data_reg(pfc, gpio, &dr, &bit) != 0)
|
if (sh_pfc_get_data_reg(pfc, gpio, &dr, &bit) != 0)
|
||||||
BUG();
|
BUG();
|
||||||
else
|
else
|
||||||
sh_pfc_write_bit(dr, bit, value);
|
sh_pfc_write_bit(dr, bit, value);
|
||||||
|
@ -60,7 +62,7 @@ static int sh_gpio_get_value(struct sh_pfc *pfc, unsigned gpio)
|
||||||
struct pinmux_data_reg *dr = NULL;
|
struct pinmux_data_reg *dr = NULL;
|
||||||
int bit = 0;
|
int bit = 0;
|
||||||
|
|
||||||
if (!pfc || sh_pfc_get_data_reg(pfc, gpio, &dr, &bit) != 0)
|
if (sh_pfc_get_data_reg(pfc, gpio, &dr, &bit) != 0)
|
||||||
return -EINVAL;
|
return -EINVAL;
|
||||||
|
|
||||||
return sh_pfc_read_bit(dr, bit);
|
return sh_pfc_read_bit(dr, bit);
|
||||||
|
@ -103,11 +105,11 @@ static int sh_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
|
||||||
if (pos <= 0 || !enum_id)
|
if (pos <= 0 || !enum_id)
|
||||||
break;
|
break;
|
||||||
|
|
||||||
for (i = 0; i < pfc->gpio_irq_size; i++) {
|
for (i = 0; i < pfc->info->gpio_irq_size; i++) {
|
||||||
enum_ids = pfc->gpio_irq[i].enum_ids;
|
enum_ids = pfc->info->gpio_irq[i].enum_ids;
|
||||||
for (k = 0; enum_ids[k]; k++) {
|
for (k = 0; enum_ids[k]; k++) {
|
||||||
if (enum_ids[k] == enum_id)
|
if (enum_ids[k] == enum_id)
|
||||||
return pfc->gpio_irq[i].irq;
|
return pfc->info->gpio_irq[i].irq;
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
@ -128,12 +130,12 @@ static void sh_pfc_gpio_setup(struct sh_pfc_chip *chip)
|
||||||
gc->set = sh_gpio_set;
|
gc->set = sh_gpio_set;
|
||||||
gc->to_irq = sh_gpio_to_irq;
|
gc->to_irq = sh_gpio_to_irq;
|
||||||
|
|
||||||
WARN_ON(pfc->first_gpio != 0); /* needs testing */
|
WARN_ON(pfc->info->first_gpio != 0); /* needs testing */
|
||||||
|
|
||||||
gc->label = pfc->name;
|
gc->label = pfc->info->name;
|
||||||
gc->owner = THIS_MODULE;
|
gc->owner = THIS_MODULE;
|
||||||
gc->base = pfc->first_gpio;
|
gc->base = pfc->info->first_gpio;
|
||||||
gc->ngpio = (pfc->last_gpio - pfc->first_gpio) + 1;
|
gc->ngpio = (pfc->info->last_gpio - pfc->info->first_gpio) + 1;
|
||||||
}
|
}
|
||||||
|
|
||||||
int sh_pfc_register_gpiochip(struct sh_pfc *pfc)
|
int sh_pfc_register_gpiochip(struct sh_pfc *pfc)
|
||||||
|
@ -141,7 +143,7 @@ int sh_pfc_register_gpiochip(struct sh_pfc *pfc)
|
||||||
struct sh_pfc_chip *chip;
|
struct sh_pfc_chip *chip;
|
||||||
int ret;
|
int ret;
|
||||||
|
|
||||||
chip = kzalloc(sizeof(struct sh_pfc_chip), GFP_KERNEL);
|
chip = devm_kzalloc(pfc->dev, sizeof(*chip), GFP_KERNEL);
|
||||||
if (unlikely(!chip))
|
if (unlikely(!chip))
|
||||||
return -ENOMEM;
|
return -ENOMEM;
|
||||||
|
|
||||||
|
@ -151,90 +153,26 @@ int sh_pfc_register_gpiochip(struct sh_pfc *pfc)
|
||||||
|
|
||||||
ret = gpiochip_add(&chip->gpio_chip);
|
ret = gpiochip_add(&chip->gpio_chip);
|
||||||
if (unlikely(ret < 0))
|
if (unlikely(ret < 0))
|
||||||
kfree(chip);
|
return ret;
|
||||||
|
|
||||||
|
pfc->gpio = chip;
|
||||||
|
|
||||||
pr_info("%s handling gpio %d -> %d\n",
|
pr_info("%s handling gpio %d -> %d\n",
|
||||||
pfc->name, pfc->first_gpio, pfc->last_gpio);
|
pfc->info->name, pfc->info->first_gpio,
|
||||||
|
pfc->info->last_gpio);
|
||||||
return ret;
|
|
||||||
}
|
|
||||||
EXPORT_SYMBOL_GPL(sh_pfc_register_gpiochip);
|
|
||||||
|
|
||||||
static int sh_pfc_gpio_match(struct gpio_chip *gc, void *data)
|
|
||||||
{
|
|
||||||
return !!strstr(gc->label, data);
|
|
||||||
}
|
|
||||||
|
|
||||||
static int sh_pfc_gpio_probe(struct platform_device *pdev)
|
|
||||||
{
|
|
||||||
struct sh_pfc_chip *chip;
|
|
||||||
struct gpio_chip *gc;
|
|
||||||
|
|
||||||
gc = gpiochip_find("_pfc", sh_pfc_gpio_match);
|
|
||||||
if (unlikely(!gc)) {
|
|
||||||
pr_err("Cant find gpio chip\n");
|
|
||||||
return -ENODEV;
|
|
||||||
}
|
|
||||||
|
|
||||||
chip = gpio_to_pfc_chip(gc);
|
|
||||||
platform_set_drvdata(pdev, chip);
|
|
||||||
|
|
||||||
pr_info("attaching to GPIO chip %s\n", chip->pfc->name);
|
|
||||||
|
|
||||||
return 0;
|
return 0;
|
||||||
}
|
}
|
||||||
|
|
||||||
static int sh_pfc_gpio_remove(struct platform_device *pdev)
|
int sh_pfc_unregister_gpiochip(struct sh_pfc *pfc)
|
||||||
{
|
{
|
||||||
struct sh_pfc_chip *chip = platform_get_drvdata(pdev);
|
struct sh_pfc_chip *chip = pfc->gpio;
|
||||||
int ret;
|
int ret;
|
||||||
|
|
||||||
ret = gpiochip_remove(&chip->gpio_chip);
|
ret = gpiochip_remove(&chip->gpio_chip);
|
||||||
if (unlikely(ret < 0))
|
if (unlikely(ret < 0))
|
||||||
return ret;
|
return ret;
|
||||||
|
|
||||||
kfree(chip);
|
pfc->gpio = NULL;
|
||||||
return 0;
|
return 0;
|
||||||
}
|
}
|
||||||
|
|
||||||
static struct platform_driver sh_pfc_gpio_driver = {
|
|
||||||
.probe = sh_pfc_gpio_probe,
|
|
||||||
.remove = sh_pfc_gpio_remove,
|
|
||||||
.driver = {
|
|
||||||
.name = KBUILD_MODNAME,
|
|
||||||
.owner = THIS_MODULE,
|
|
||||||
},
|
|
||||||
};
|
|
||||||
|
|
||||||
static struct platform_device sh_pfc_gpio_device = {
|
|
||||||
.name = KBUILD_MODNAME,
|
|
||||||
.id = -1,
|
|
||||||
};
|
|
||||||
|
|
||||||
static int __init sh_pfc_gpio_init(void)
|
|
||||||
{
|
|
||||||
int rc;
|
|
||||||
|
|
||||||
rc = platform_driver_register(&sh_pfc_gpio_driver);
|
|
||||||
if (likely(!rc)) {
|
|
||||||
rc = platform_device_register(&sh_pfc_gpio_device);
|
|
||||||
if (unlikely(rc))
|
|
||||||
platform_driver_unregister(&sh_pfc_gpio_driver);
|
|
||||||
}
|
|
||||||
|
|
||||||
return rc;
|
|
||||||
}
|
|
||||||
|
|
||||||
static void __exit sh_pfc_gpio_exit(void)
|
|
||||||
{
|
|
||||||
platform_device_unregister(&sh_pfc_gpio_device);
|
|
||||||
platform_driver_unregister(&sh_pfc_gpio_driver);
|
|
||||||
}
|
|
||||||
|
|
||||||
module_init(sh_pfc_gpio_init);
|
|
||||||
module_exit(sh_pfc_gpio_exit);
|
|
||||||
|
|
||||||
MODULE_AUTHOR("Magnus Damm, Paul Mundt");
|
|
||||||
MODULE_DESCRIPTION("GPIO driver for SuperH pin function controller");
|
|
||||||
MODULE_LICENSE("GPL v2");
|
|
||||||
MODULE_ALIAS("platform:pfc-gpio");
|
|
|
@ -18,12 +18,12 @@
|
||||||
* along with this program; if not, write to the Free Software
|
* along with this program; if not, write to the Free Software
|
||||||
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
||||||
*/
|
*/
|
||||||
#include <linux/init.h>
|
|
||||||
#include <linux/kernel.h>
|
#include <linux/kernel.h>
|
||||||
#include <linux/sh_pfc.h>
|
|
||||||
#include <mach/r8a7740.h>
|
#include <mach/r8a7740.h>
|
||||||
#include <mach/irqs.h>
|
#include <mach/irqs.h>
|
||||||
|
|
||||||
|
#include "sh_pfc.h"
|
||||||
|
|
||||||
#define CPU_ALL_PORT(fn, pfx, sfx) \
|
#define CPU_ALL_PORT(fn, pfx, sfx) \
|
||||||
PORT_10(fn, pfx, sfx), PORT_90(fn, pfx, sfx), \
|
PORT_10(fn, pfx, sfx), PORT_90(fn, pfx, sfx), \
|
||||||
PORT_10(fn, pfx##10, sfx), PORT_90(fn, pfx##1, sfx), \
|
PORT_10(fn, pfx##10, sfx), PORT_90(fn, pfx##1, sfx), \
|
||||||
|
@ -2579,7 +2579,7 @@ static struct pinmux_irq pinmux_irqs[] = {
|
||||||
PINMUX_IRQ(evt2irq(0x33E0), PORT41_FN0, PORT167_FN0), /* IRQ31A */
|
PINMUX_IRQ(evt2irq(0x33E0), PORT41_FN0, PORT167_FN0), /* IRQ31A */
|
||||||
};
|
};
|
||||||
|
|
||||||
static struct pinmux_info r8a7740_pinmux_info = {
|
struct sh_pfc_soc_info r8a7740_pinmux_info = {
|
||||||
.name = "r8a7740_pfc",
|
.name = "r8a7740_pfc",
|
||||||
.reserved_id = PINMUX_RESERVED,
|
.reserved_id = PINMUX_RESERVED,
|
||||||
.data = { PINMUX_DATA_BEGIN,
|
.data = { PINMUX_DATA_BEGIN,
|
||||||
|
@ -2610,8 +2610,3 @@ static struct pinmux_info r8a7740_pinmux_info = {
|
||||||
.gpio_irq = pinmux_irqs,
|
.gpio_irq = pinmux_irqs,
|
||||||
.gpio_irq_size = ARRAY_SIZE(pinmux_irqs),
|
.gpio_irq_size = ARRAY_SIZE(pinmux_irqs),
|
||||||
};
|
};
|
||||||
|
|
||||||
void r8a7740_pinmux_init(void)
|
|
||||||
{
|
|
||||||
register_pinmux(&r8a7740_pinmux_info);
|
|
||||||
}
|
|
|
@ -17,12 +17,12 @@
|
||||||
* along with this program; if not, write to the Free Software
|
* along with this program; if not, write to the Free Software
|
||||||
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
||||||
*/
|
*/
|
||||||
#include <linux/init.h>
|
|
||||||
#include <linux/kernel.h>
|
#include <linux/kernel.h>
|
||||||
#include <linux/sh_pfc.h>
|
|
||||||
#include <linux/ioport.h>
|
|
||||||
#include <mach/r8a7779.h>
|
#include <mach/r8a7779.h>
|
||||||
|
|
||||||
|
#include "sh_pfc.h"
|
||||||
|
|
||||||
#define CPU_32_PORT(fn, pfx, sfx) \
|
#define CPU_32_PORT(fn, pfx, sfx) \
|
||||||
PORT_10(fn, pfx, sfx), PORT_10(fn, pfx##1, sfx), \
|
PORT_10(fn, pfx, sfx), PORT_10(fn, pfx##1, sfx), \
|
||||||
PORT_10(fn, pfx##2, sfx), PORT_1(fn, pfx##30, sfx), \
|
PORT_10(fn, pfx##2, sfx), PORT_1(fn, pfx##30, sfx), \
|
||||||
|
@ -2600,25 +2600,9 @@ static struct pinmux_data_reg pinmux_data_regs[] = {
|
||||||
{ },
|
{ },
|
||||||
};
|
};
|
||||||
|
|
||||||
static struct resource r8a7779_pfc_resources[] = {
|
struct sh_pfc_soc_info r8a7779_pinmux_info = {
|
||||||
[0] = {
|
|
||||||
.start = 0xfffc0000,
|
|
||||||
.end = 0xfffc023b,
|
|
||||||
.flags = IORESOURCE_MEM,
|
|
||||||
},
|
|
||||||
[1] = {
|
|
||||||
.start = 0xffc40000,
|
|
||||||
.end = 0xffc46fff,
|
|
||||||
.flags = IORESOURCE_MEM,
|
|
||||||
}
|
|
||||||
};
|
|
||||||
|
|
||||||
static struct pinmux_info r8a7779_pinmux_info = {
|
|
||||||
.name = "r8a7779_pfc",
|
.name = "r8a7779_pfc",
|
||||||
|
|
||||||
.resource = r8a7779_pfc_resources,
|
|
||||||
.num_resources = ARRAY_SIZE(r8a7779_pfc_resources),
|
|
||||||
|
|
||||||
.unlock_reg = 0xfffc0000, /* PMMR */
|
.unlock_reg = 0xfffc0000, /* PMMR */
|
||||||
|
|
||||||
.reserved_id = PINMUX_RESERVED,
|
.reserved_id = PINMUX_RESERVED,
|
||||||
|
@ -2638,8 +2622,3 @@ static struct pinmux_info r8a7779_pinmux_info = {
|
||||||
.gpio_data = pinmux_data,
|
.gpio_data = pinmux_data,
|
||||||
.gpio_data_size = ARRAY_SIZE(pinmux_data),
|
.gpio_data_size = ARRAY_SIZE(pinmux_data),
|
||||||
};
|
};
|
||||||
|
|
||||||
void r8a7779_pinmux_init(void)
|
|
||||||
{
|
|
||||||
register_pinmux(&r8a7779_pinmux_info);
|
|
||||||
}
|
|
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
|
@ -20,12 +20,12 @@
|
||||||
* along with this program; if not, write to the Free Software
|
* along with this program; if not, write to the Free Software
|
||||||
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
||||||
*/
|
*/
|
||||||
#include <linux/init.h>
|
|
||||||
#include <linux/kernel.h>
|
#include <linux/kernel.h>
|
||||||
#include <linux/sh_pfc.h>
|
|
||||||
#include <mach/irqs.h>
|
#include <mach/irqs.h>
|
||||||
#include <mach/sh7372.h>
|
#include <mach/sh7372.h>
|
||||||
|
|
||||||
|
#include "sh_pfc.h"
|
||||||
|
|
||||||
#define CPU_ALL_PORT(fn, pfx, sfx) \
|
#define CPU_ALL_PORT(fn, pfx, sfx) \
|
||||||
PORT_10(fn, pfx, sfx), PORT_90(fn, pfx, sfx), \
|
PORT_10(fn, pfx, sfx), PORT_90(fn, pfx, sfx), \
|
||||||
PORT_10(fn, pfx##10, sfx), PORT_10(fn, pfx##11, sfx), \
|
PORT_10(fn, pfx##10, sfx), PORT_10(fn, pfx##11, sfx), \
|
||||||
|
@ -1632,7 +1632,7 @@ static struct pinmux_irq pinmux_irqs[] = {
|
||||||
PINMUX_IRQ(EXT_IRQ16H(31), PORT138_FN0, PORT184_FN0),
|
PINMUX_IRQ(EXT_IRQ16H(31), PORT138_FN0, PORT184_FN0),
|
||||||
};
|
};
|
||||||
|
|
||||||
static struct pinmux_info sh7372_pinmux_info = {
|
struct sh_pfc_soc_info sh7372_pinmux_info = {
|
||||||
.name = "sh7372_pfc",
|
.name = "sh7372_pfc",
|
||||||
.reserved_id = PINMUX_RESERVED,
|
.reserved_id = PINMUX_RESERVED,
|
||||||
.data = { PINMUX_DATA_BEGIN, PINMUX_DATA_END },
|
.data = { PINMUX_DATA_BEGIN, PINMUX_DATA_END },
|
||||||
|
@ -1656,8 +1656,3 @@ static struct pinmux_info sh7372_pinmux_info = {
|
||||||
.gpio_irq = pinmux_irqs,
|
.gpio_irq = pinmux_irqs,
|
||||||
.gpio_irq_size = ARRAY_SIZE(pinmux_irqs),
|
.gpio_irq_size = ARRAY_SIZE(pinmux_irqs),
|
||||||
};
|
};
|
||||||
|
|
||||||
void sh7372_pinmux_init(void)
|
|
||||||
{
|
|
||||||
register_pinmux(&sh7372_pinmux_info);
|
|
||||||
}
|
|
|
@ -18,12 +18,12 @@
|
||||||
* along with this program; if not, write to the Free Software
|
* along with this program; if not, write to the Free Software
|
||||||
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
||||||
*/
|
*/
|
||||||
#include <linux/init.h>
|
|
||||||
#include <linux/kernel.h>
|
#include <linux/kernel.h>
|
||||||
#include <linux/sh_pfc.h>
|
|
||||||
#include <mach/sh73a0.h>
|
#include <mach/sh73a0.h>
|
||||||
#include <mach/irqs.h>
|
#include <mach/irqs.h>
|
||||||
|
|
||||||
|
#include "sh_pfc.h"
|
||||||
|
|
||||||
#define CPU_ALL_PORT(fn, pfx, sfx) \
|
#define CPU_ALL_PORT(fn, pfx, sfx) \
|
||||||
PORT_10(fn, pfx, sfx), PORT_10(fn, pfx##1, sfx), \
|
PORT_10(fn, pfx, sfx), PORT_10(fn, pfx##1, sfx), \
|
||||||
PORT_10(fn, pfx##2, sfx), PORT_10(fn, pfx##3, sfx), \
|
PORT_10(fn, pfx##2, sfx), PORT_10(fn, pfx##3, sfx), \
|
||||||
|
@ -2772,7 +2772,7 @@ static struct pinmux_irq pinmux_irqs[] = {
|
||||||
PINMUX_IRQ(EXT_IRQ16L(9), PORT308_FN0),
|
PINMUX_IRQ(EXT_IRQ16L(9), PORT308_FN0),
|
||||||
};
|
};
|
||||||
|
|
||||||
static struct pinmux_info sh73a0_pinmux_info = {
|
struct sh_pfc_soc_info sh73a0_pinmux_info = {
|
||||||
.name = "sh73a0_pfc",
|
.name = "sh73a0_pfc",
|
||||||
.reserved_id = PINMUX_RESERVED,
|
.reserved_id = PINMUX_RESERVED,
|
||||||
.data = { PINMUX_DATA_BEGIN, PINMUX_DATA_END },
|
.data = { PINMUX_DATA_BEGIN, PINMUX_DATA_END },
|
||||||
|
@ -2796,8 +2796,3 @@ static struct pinmux_info sh73a0_pinmux_info = {
|
||||||
.gpio_irq = pinmux_irqs,
|
.gpio_irq = pinmux_irqs,
|
||||||
.gpio_irq_size = ARRAY_SIZE(pinmux_irqs),
|
.gpio_irq_size = ARRAY_SIZE(pinmux_irqs),
|
||||||
};
|
};
|
||||||
|
|
||||||
void sh73a0_pinmux_init(void)
|
|
||||||
{
|
|
||||||
register_pinmux(&sh73a0_pinmux_info);
|
|
||||||
}
|
|
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
Разница между файлами не показана из-за своего большого размера
Загрузить разницу
|
@ -0,0 +1,837 @@
|
||||||
|
/*
|
||||||
|
* SH7786 Pinmux
|
||||||
|
*
|
||||||
|
* Copyright (C) 2008, 2009 Renesas Solutions Corp.
|
||||||
|
* Kuninori Morimoto <morimoto.kuninori@renesas.com>
|
||||||
|
*
|
||||||
|
* Based on SH7785 pinmux
|
||||||
|
*
|
||||||
|
* Copyright (C) 2008 Magnus Damm
|
||||||
|
*
|
||||||
|
* This file is subject to the terms and conditions of the GNU General Public
|
||||||
|
* License. See the file "COPYING" in the main directory of this archive
|
||||||
|
* for more details.
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <linux/init.h>
|
||||||
|
#include <linux/kernel.h>
|
||||||
|
#include <cpu/sh7786.h>
|
||||||
|
|
||||||
|
#include "sh_pfc.h"
|
||||||
|
|
||||||
|
enum {
|
||||||
|
PINMUX_RESERVED = 0,
|
||||||
|
|
||||||
|
PINMUX_DATA_BEGIN,
|
||||||
|
PA7_DATA, PA6_DATA, PA5_DATA, PA4_DATA,
|
||||||
|
PA3_DATA, PA2_DATA, PA1_DATA, PA0_DATA,
|
||||||
|
PB7_DATA, PB6_DATA, PB5_DATA, PB4_DATA,
|
||||||
|
PB3_DATA, PB2_DATA, PB1_DATA, PB0_DATA,
|
||||||
|
PC7_DATA, PC6_DATA, PC5_DATA, PC4_DATA,
|
||||||
|
PC3_DATA, PC2_DATA, PC1_DATA, PC0_DATA,
|
||||||
|
PD7_DATA, PD6_DATA, PD5_DATA, PD4_DATA,
|
||||||
|
PD3_DATA, PD2_DATA, PD1_DATA, PD0_DATA,
|
||||||
|
PE7_DATA, PE6_DATA,
|
||||||
|
PF7_DATA, PF6_DATA, PF5_DATA, PF4_DATA,
|
||||||
|
PF3_DATA, PF2_DATA, PF1_DATA, PF0_DATA,
|
||||||
|
PG7_DATA, PG6_DATA, PG5_DATA,
|
||||||
|
PH7_DATA, PH6_DATA, PH5_DATA, PH4_DATA,
|
||||||
|
PH3_DATA, PH2_DATA, PH1_DATA, PH0_DATA,
|
||||||
|
PJ7_DATA, PJ6_DATA, PJ5_DATA, PJ4_DATA,
|
||||||
|
PJ3_DATA, PJ2_DATA, PJ1_DATA,
|
||||||
|
PINMUX_DATA_END,
|
||||||
|
|
||||||
|
PINMUX_INPUT_BEGIN,
|
||||||
|
PA7_IN, PA6_IN, PA5_IN, PA4_IN,
|
||||||
|
PA3_IN, PA2_IN, PA1_IN, PA0_IN,
|
||||||
|
PB7_IN, PB6_IN, PB5_IN, PB4_IN,
|
||||||
|
PB3_IN, PB2_IN, PB1_IN, PB0_IN,
|
||||||
|
PC7_IN, PC6_IN, PC5_IN, PC4_IN,
|
||||||
|
PC3_IN, PC2_IN, PC1_IN, PC0_IN,
|
||||||
|
PD7_IN, PD6_IN, PD5_IN, PD4_IN,
|
||||||
|
PD3_IN, PD2_IN, PD1_IN, PD0_IN,
|
||||||
|
PE7_IN, PE6_IN,
|
||||||
|
PF7_IN, PF6_IN, PF5_IN, PF4_IN,
|
||||||
|
PF3_IN, PF2_IN, PF1_IN, PF0_IN,
|
||||||
|
PG7_IN, PG6_IN, PG5_IN,
|
||||||
|
PH7_IN, PH6_IN, PH5_IN, PH4_IN,
|
||||||
|
PH3_IN, PH2_IN, PH1_IN, PH0_IN,
|
||||||
|
PJ7_IN, PJ6_IN, PJ5_IN, PJ4_IN,
|
||||||
|
PJ3_IN, PJ2_IN, PJ1_IN,
|
||||||
|
PINMUX_INPUT_END,
|
||||||
|
|
||||||
|
PINMUX_INPUT_PULLUP_BEGIN,
|
||||||
|
PA7_IN_PU, PA6_IN_PU, PA5_IN_PU, PA4_IN_PU,
|
||||||
|
PA3_IN_PU, PA2_IN_PU, PA1_IN_PU, PA0_IN_PU,
|
||||||
|
PB7_IN_PU, PB6_IN_PU, PB5_IN_PU, PB4_IN_PU,
|
||||||
|
PB3_IN_PU, PB2_IN_PU, PB1_IN_PU, PB0_IN_PU,
|
||||||
|
PC7_IN_PU, PC6_IN_PU, PC5_IN_PU, PC4_IN_PU,
|
||||||
|
PC3_IN_PU, PC2_IN_PU, PC1_IN_PU, PC0_IN_PU,
|
||||||
|
PD7_IN_PU, PD6_IN_PU, PD5_IN_PU, PD4_IN_PU,
|
||||||
|
PD3_IN_PU, PD2_IN_PU, PD1_IN_PU, PD0_IN_PU,
|
||||||
|
PE7_IN_PU, PE6_IN_PU,
|
||||||
|
PF7_IN_PU, PF6_IN_PU, PF5_IN_PU, PF4_IN_PU,
|
||||||
|
PF3_IN_PU, PF2_IN_PU, PF1_IN_PU, PF0_IN_PU,
|
||||||
|
PG7_IN_PU, PG6_IN_PU, PG5_IN_PU,
|
||||||
|
PH7_IN_PU, PH6_IN_PU, PH5_IN_PU, PH4_IN_PU,
|
||||||
|
PH3_IN_PU, PH2_IN_PU, PH1_IN_PU, PH0_IN_PU,
|
||||||
|
PJ7_IN_PU, PJ6_IN_PU, PJ5_IN_PU, PJ4_IN_PU,
|
||||||
|
PJ3_IN_PU, PJ2_IN_PU, PJ1_IN_PU,
|
||||||
|
PINMUX_INPUT_PULLUP_END,
|
||||||
|
|
||||||
|
PINMUX_OUTPUT_BEGIN,
|
||||||
|
PA7_OUT, PA6_OUT, PA5_OUT, PA4_OUT,
|
||||||
|
PA3_OUT, PA2_OUT, PA1_OUT, PA0_OUT,
|
||||||
|
PB7_OUT, PB6_OUT, PB5_OUT, PB4_OUT,
|
||||||
|
PB3_OUT, PB2_OUT, PB1_OUT, PB0_OUT,
|
||||||
|
PC7_OUT, PC6_OUT, PC5_OUT, PC4_OUT,
|
||||||
|
PC3_OUT, PC2_OUT, PC1_OUT, PC0_OUT,
|
||||||
|
PD7_OUT, PD6_OUT, PD5_OUT, PD4_OUT,
|
||||||
|
PD3_OUT, PD2_OUT, PD1_OUT, PD0_OUT,
|
||||||
|
PE7_OUT, PE6_OUT,
|
||||||
|
PF7_OUT, PF6_OUT, PF5_OUT, PF4_OUT,
|
||||||
|
PF3_OUT, PF2_OUT, PF1_OUT, PF0_OUT,
|
||||||
|
PG7_OUT, PG6_OUT, PG5_OUT,
|
||||||
|
PH7_OUT, PH6_OUT, PH5_OUT, PH4_OUT,
|
||||||
|
PH3_OUT, PH2_OUT, PH1_OUT, PH0_OUT,
|
||||||
|
PJ7_OUT, PJ6_OUT, PJ5_OUT, PJ4_OUT,
|
||||||
|
PJ3_OUT, PJ2_OUT, PJ1_OUT,
|
||||||
|
PINMUX_OUTPUT_END,
|
||||||
|
|
||||||
|
PINMUX_FUNCTION_BEGIN,
|
||||||
|
PA7_FN, PA6_FN, PA5_FN, PA4_FN,
|
||||||
|
PA3_FN, PA2_FN, PA1_FN, PA0_FN,
|
||||||
|
PB7_FN, PB6_FN, PB5_FN, PB4_FN,
|
||||||
|
PB3_FN, PB2_FN, PB1_FN, PB0_FN,
|
||||||
|
PC7_FN, PC6_FN, PC5_FN, PC4_FN,
|
||||||
|
PC3_FN, PC2_FN, PC1_FN, PC0_FN,
|
||||||
|
PD7_FN, PD6_FN, PD5_FN, PD4_FN,
|
||||||
|
PD3_FN, PD2_FN, PD1_FN, PD0_FN,
|
||||||
|
PE7_FN, PE6_FN,
|
||||||
|
PF7_FN, PF6_FN, PF5_FN, PF4_FN,
|
||||||
|
PF3_FN, PF2_FN, PF1_FN, PF0_FN,
|
||||||
|
PG7_FN, PG6_FN, PG5_FN,
|
||||||
|
PH7_FN, PH6_FN, PH5_FN, PH4_FN,
|
||||||
|
PH3_FN, PH2_FN, PH1_FN, PH0_FN,
|
||||||
|
PJ7_FN, PJ6_FN, PJ5_FN, PJ4_FN,
|
||||||
|
PJ3_FN, PJ2_FN, PJ1_FN,
|
||||||
|
P1MSEL14_0, P1MSEL14_1,
|
||||||
|
P1MSEL13_0, P1MSEL13_1,
|
||||||
|
P1MSEL12_0, P1MSEL12_1,
|
||||||
|
P1MSEL11_0, P1MSEL11_1,
|
||||||
|
P1MSEL10_0, P1MSEL10_1,
|
||||||
|
P1MSEL9_0, P1MSEL9_1,
|
||||||
|
P1MSEL8_0, P1MSEL8_1,
|
||||||
|
P1MSEL7_0, P1MSEL7_1,
|
||||||
|
P1MSEL6_0, P1MSEL6_1,
|
||||||
|
P1MSEL5_0, P1MSEL5_1,
|
||||||
|
P1MSEL4_0, P1MSEL4_1,
|
||||||
|
P1MSEL3_0, P1MSEL3_1,
|
||||||
|
P1MSEL2_0, P1MSEL2_1,
|
||||||
|
P1MSEL1_0, P1MSEL1_1,
|
||||||
|
P1MSEL0_0, P1MSEL0_1,
|
||||||
|
|
||||||
|
P2MSEL15_0, P2MSEL15_1,
|
||||||
|
P2MSEL14_0, P2MSEL14_1,
|
||||||
|
P2MSEL13_0, P2MSEL13_1,
|
||||||
|
P2MSEL12_0, P2MSEL12_1,
|
||||||
|
P2MSEL11_0, P2MSEL11_1,
|
||||||
|
P2MSEL10_0, P2MSEL10_1,
|
||||||
|
P2MSEL9_0, P2MSEL9_1,
|
||||||
|
P2MSEL8_0, P2MSEL8_1,
|
||||||
|
P2MSEL7_0, P2MSEL7_1,
|
||||||
|
P2MSEL6_0, P2MSEL6_1,
|
||||||
|
P2MSEL5_0, P2MSEL5_1,
|
||||||
|
P2MSEL4_0, P2MSEL4_1,
|
||||||
|
P2MSEL3_0, P2MSEL3_1,
|
||||||
|
P2MSEL2_0, P2MSEL2_1,
|
||||||
|
P2MSEL1_0, P2MSEL1_1,
|
||||||
|
P2MSEL0_0, P2MSEL0_1,
|
||||||
|
PINMUX_FUNCTION_END,
|
||||||
|
|
||||||
|
PINMUX_MARK_BEGIN,
|
||||||
|
DCLKIN_MARK, DCLKOUT_MARK, ODDF_MARK,
|
||||||
|
VSYNC_MARK, HSYNC_MARK, CDE_MARK, DISP_MARK,
|
||||||
|
DR0_MARK, DR1_MARK, DR2_MARK, DR3_MARK, DR4_MARK, DR5_MARK,
|
||||||
|
DG0_MARK, DG1_MARK, DG2_MARK, DG3_MARK, DG4_MARK, DG5_MARK,
|
||||||
|
DB0_MARK, DB1_MARK, DB2_MARK, DB3_MARK, DB4_MARK, DB5_MARK,
|
||||||
|
ETH_MAGIC_MARK, ETH_LINK_MARK, ETH_TX_ER_MARK, ETH_TX_EN_MARK,
|
||||||
|
ETH_MDIO_MARK, ETH_RX_CLK_MARK, ETH_MDC_MARK, ETH_COL_MARK,
|
||||||
|
ETH_TX_CLK_MARK, ETH_CRS_MARK, ETH_RX_DV_MARK, ETH_RX_ER_MARK,
|
||||||
|
ETH_TXD3_MARK, ETH_TXD2_MARK, ETH_TXD1_MARK, ETH_TXD0_MARK,
|
||||||
|
ETH_RXD3_MARK, ETH_RXD2_MARK, ETH_RXD1_MARK, ETH_RXD0_MARK,
|
||||||
|
HSPI_CLK_MARK, HSPI_CS_MARK, HSPI_RX_MARK, HSPI_TX_MARK,
|
||||||
|
SCIF0_CTS_MARK, SCIF0_RTS_MARK,
|
||||||
|
SCIF0_SCK_MARK, SCIF0_RXD_MARK, SCIF0_TXD_MARK,
|
||||||
|
SCIF1_SCK_MARK, SCIF1_RXD_MARK, SCIF1_TXD_MARK,
|
||||||
|
SCIF3_SCK_MARK, SCIF3_RXD_MARK, SCIF3_TXD_MARK,
|
||||||
|
SCIF4_SCK_MARK, SCIF4_RXD_MARK, SCIF4_TXD_MARK,
|
||||||
|
SCIF5_SCK_MARK, SCIF5_RXD_MARK, SCIF5_TXD_MARK,
|
||||||
|
BREQ_MARK, IOIS16_MARK, CE2B_MARK, CE2A_MARK, BACK_MARK,
|
||||||
|
FALE_MARK, FRB_MARK, FSTATUS_MARK,
|
||||||
|
FSE_MARK, FCLE_MARK,
|
||||||
|
DACK0_MARK, DACK1_MARK, DACK2_MARK, DACK3_MARK,
|
||||||
|
DREQ0_MARK, DREQ1_MARK, DREQ2_MARK, DREQ3_MARK,
|
||||||
|
DRAK0_MARK, DRAK1_MARK, DRAK2_MARK, DRAK3_MARK,
|
||||||
|
USB_OVC1_MARK, USB_OVC0_MARK,
|
||||||
|
USB_PENC1_MARK, USB_PENC0_MARK,
|
||||||
|
HAC_RES_MARK,
|
||||||
|
HAC1_SDOUT_MARK, HAC1_SDIN_MARK, HAC1_SYNC_MARK, HAC1_BITCLK_MARK,
|
||||||
|
HAC0_SDOUT_MARK, HAC0_SDIN_MARK, HAC0_SYNC_MARK, HAC0_BITCLK_MARK,
|
||||||
|
SSI0_SDATA_MARK, SSI0_SCK_MARK, SSI0_WS_MARK, SSI0_CLK_MARK,
|
||||||
|
SSI1_SDATA_MARK, SSI1_SCK_MARK, SSI1_WS_MARK, SSI1_CLK_MARK,
|
||||||
|
SSI2_SDATA_MARK, SSI2_SCK_MARK, SSI2_WS_MARK,
|
||||||
|
SSI3_SDATA_MARK, SSI3_SCK_MARK, SSI3_WS_MARK,
|
||||||
|
SDIF1CMD_MARK, SDIF1CD_MARK, SDIF1WP_MARK, SDIF1CLK_MARK,
|
||||||
|
SDIF1D3_MARK, SDIF1D2_MARK, SDIF1D1_MARK, SDIF1D0_MARK,
|
||||||
|
SDIF0CMD_MARK, SDIF0CD_MARK, SDIF0WP_MARK, SDIF0CLK_MARK,
|
||||||
|
SDIF0D3_MARK, SDIF0D2_MARK, SDIF0D1_MARK, SDIF0D0_MARK,
|
||||||
|
TCLK_MARK,
|
||||||
|
IRL7_MARK, IRL6_MARK, IRL5_MARK, IRL4_MARK,
|
||||||
|
PINMUX_MARK_END,
|
||||||
|
};
|
||||||
|
|
||||||
|
static pinmux_enum_t pinmux_data[] = {
|
||||||
|
|
||||||
|
/* PA GPIO */
|
||||||
|
PINMUX_DATA(PA7_DATA, PA7_IN, PA7_OUT, PA7_IN_PU),
|
||||||
|
PINMUX_DATA(PA6_DATA, PA6_IN, PA6_OUT, PA6_IN_PU),
|
||||||
|
PINMUX_DATA(PA5_DATA, PA5_IN, PA5_OUT, PA5_IN_PU),
|
||||||
|
PINMUX_DATA(PA4_DATA, PA4_IN, PA4_OUT, PA4_IN_PU),
|
||||||
|
PINMUX_DATA(PA3_DATA, PA3_IN, PA3_OUT, PA3_IN_PU),
|
||||||
|
PINMUX_DATA(PA2_DATA, PA2_IN, PA2_OUT, PA2_IN_PU),
|
||||||
|
PINMUX_DATA(PA1_DATA, PA1_IN, PA1_OUT, PA1_IN_PU),
|
||||||
|
PINMUX_DATA(PA0_DATA, PA0_IN, PA0_OUT, PA0_IN_PU),
|
||||||
|
|
||||||
|
/* PB GPIO */
|
||||||
|
PINMUX_DATA(PB7_DATA, PB7_IN, PB7_OUT, PB7_IN_PU),
|
||||||
|
PINMUX_DATA(PB6_DATA, PB6_IN, PB6_OUT, PB6_IN_PU),
|
||||||
|
PINMUX_DATA(PB5_DATA, PB5_IN, PB5_OUT, PB5_IN_PU),
|
||||||
|
PINMUX_DATA(PB4_DATA, PB4_IN, PB4_OUT, PB4_IN_PU),
|
||||||
|
PINMUX_DATA(PB3_DATA, PB3_IN, PB3_OUT, PB3_IN_PU),
|
||||||
|
PINMUX_DATA(PB2_DATA, PB2_IN, PB2_OUT, PB2_IN_PU),
|
||||||
|
PINMUX_DATA(PB1_DATA, PB1_IN, PB1_OUT, PB1_IN_PU),
|
||||||
|
PINMUX_DATA(PB0_DATA, PB0_IN, PB0_OUT, PB0_IN_PU),
|
||||||
|
|
||||||
|
/* PC GPIO */
|
||||||
|
PINMUX_DATA(PC7_DATA, PC7_IN, PC7_OUT, PC7_IN_PU),
|
||||||
|
PINMUX_DATA(PC6_DATA, PC6_IN, PC6_OUT, PC6_IN_PU),
|
||||||
|
PINMUX_DATA(PC5_DATA, PC5_IN, PC5_OUT, PC5_IN_PU),
|
||||||
|
PINMUX_DATA(PC4_DATA, PC4_IN, PC4_OUT, PC4_IN_PU),
|
||||||
|
PINMUX_DATA(PC3_DATA, PC3_IN, PC3_OUT, PC3_IN_PU),
|
||||||
|
PINMUX_DATA(PC2_DATA, PC2_IN, PC2_OUT, PC2_IN_PU),
|
||||||
|
PINMUX_DATA(PC1_DATA, PC1_IN, PC1_OUT, PC1_IN_PU),
|
||||||
|
PINMUX_DATA(PC0_DATA, PC0_IN, PC0_OUT, PC0_IN_PU),
|
||||||
|
|
||||||
|
/* PD GPIO */
|
||||||
|
PINMUX_DATA(PD7_DATA, PD7_IN, PD7_OUT, PD7_IN_PU),
|
||||||
|
PINMUX_DATA(PD6_DATA, PD6_IN, PD6_OUT, PD6_IN_PU),
|
||||||
|
PINMUX_DATA(PD5_DATA, PD5_IN, PD5_OUT, PD5_IN_PU),
|
||||||
|
PINMUX_DATA(PD4_DATA, PD4_IN, PD4_OUT, PD4_IN_PU),
|
||||||
|
PINMUX_DATA(PD3_DATA, PD3_IN, PD3_OUT, PD3_IN_PU),
|
||||||
|
PINMUX_DATA(PD2_DATA, PD2_IN, PD2_OUT, PD2_IN_PU),
|
||||||
|
PINMUX_DATA(PD1_DATA, PD1_IN, PD1_OUT, PD1_IN_PU),
|
||||||
|
PINMUX_DATA(PD0_DATA, PD0_IN, PD0_OUT, PD0_IN_PU),
|
||||||
|
|
||||||
|
/* PE GPIO */
|
||||||
|
PINMUX_DATA(PE7_DATA, PE7_IN, PE7_OUT, PE7_IN_PU),
|
||||||
|
PINMUX_DATA(PE6_DATA, PE6_IN, PE6_OUT, PE6_IN_PU),
|
||||||
|
|
||||||
|
/* PF GPIO */
|
||||||
|
PINMUX_DATA(PF7_DATA, PF7_IN, PF7_OUT, PF7_IN_PU),
|
||||||
|
PINMUX_DATA(PF6_DATA, PF6_IN, PF6_OUT, PF6_IN_PU),
|
||||||
|
PINMUX_DATA(PF5_DATA, PF5_IN, PF5_OUT, PF5_IN_PU),
|
||||||
|
PINMUX_DATA(PF4_DATA, PF4_IN, PF4_OUT, PF4_IN_PU),
|
||||||
|
PINMUX_DATA(PF3_DATA, PF3_IN, PF3_OUT, PF3_IN_PU),
|
||||||
|
PINMUX_DATA(PF2_DATA, PF2_IN, PF2_OUT, PF2_IN_PU),
|
||||||
|
PINMUX_DATA(PF1_DATA, PF1_IN, PF1_OUT, PF1_IN_PU),
|
||||||
|
PINMUX_DATA(PF0_DATA, PF0_IN, PF0_OUT, PF0_IN_PU),
|
||||||
|
|
||||||
|
/* PG GPIO */
|
||||||
|
PINMUX_DATA(PG7_DATA, PG7_IN, PG7_OUT, PG7_IN_PU),
|
||||||
|
PINMUX_DATA(PG6_DATA, PG6_IN, PG6_OUT, PG6_IN_PU),
|
||||||
|
PINMUX_DATA(PG5_DATA, PG5_IN, PG5_OUT, PG5_IN_PU),
|
||||||
|
|
||||||
|
/* PH GPIO */
|
||||||
|
PINMUX_DATA(PH7_DATA, PH7_IN, PH7_OUT, PH7_IN_PU),
|
||||||
|
PINMUX_DATA(PH6_DATA, PH6_IN, PH6_OUT, PH6_IN_PU),
|
||||||
|
PINMUX_DATA(PH5_DATA, PH5_IN, PH5_OUT, PH5_IN_PU),
|
||||||
|
PINMUX_DATA(PH4_DATA, PH4_IN, PH4_OUT, PH4_IN_PU),
|
||||||
|
PINMUX_DATA(PH3_DATA, PH3_IN, PH3_OUT, PH3_IN_PU),
|
||||||
|
PINMUX_DATA(PH2_DATA, PH2_IN, PH2_OUT, PH2_IN_PU),
|
||||||
|
PINMUX_DATA(PH1_DATA, PH1_IN, PH1_OUT, PH1_IN_PU),
|
||||||
|
PINMUX_DATA(PH0_DATA, PH0_IN, PH0_OUT, PH0_IN_PU),
|
||||||
|
|
||||||
|
/* PJ GPIO */
|
||||||
|
PINMUX_DATA(PJ7_DATA, PJ7_IN, PJ7_OUT, PJ7_IN_PU),
|
||||||
|
PINMUX_DATA(PJ6_DATA, PJ6_IN, PJ6_OUT, PJ6_IN_PU),
|
||||||
|
PINMUX_DATA(PJ5_DATA, PJ5_IN, PJ5_OUT, PJ5_IN_PU),
|
||||||
|
PINMUX_DATA(PJ4_DATA, PJ4_IN, PJ4_OUT, PJ4_IN_PU),
|
||||||
|
PINMUX_DATA(PJ3_DATA, PJ3_IN, PJ3_OUT, PJ3_IN_PU),
|
||||||
|
PINMUX_DATA(PJ2_DATA, PJ2_IN, PJ2_OUT, PJ2_IN_PU),
|
||||||
|
PINMUX_DATA(PJ1_DATA, PJ1_IN, PJ1_OUT, PJ1_IN_PU),
|
||||||
|
|
||||||
|
/* PA FN */
|
||||||
|
PINMUX_DATA(CDE_MARK, P1MSEL2_0, PA7_FN),
|
||||||
|
PINMUX_DATA(DISP_MARK, P1MSEL2_0, PA6_FN),
|
||||||
|
PINMUX_DATA(DR5_MARK, P1MSEL2_0, PA5_FN),
|
||||||
|
PINMUX_DATA(DR4_MARK, P1MSEL2_0, PA4_FN),
|
||||||
|
PINMUX_DATA(DR3_MARK, P1MSEL2_0, PA3_FN),
|
||||||
|
PINMUX_DATA(DR2_MARK, P1MSEL2_0, PA2_FN),
|
||||||
|
PINMUX_DATA(DR1_MARK, P1MSEL2_0, PA1_FN),
|
||||||
|
PINMUX_DATA(DR0_MARK, P1MSEL2_0, PA0_FN),
|
||||||
|
PINMUX_DATA(ETH_MAGIC_MARK, P1MSEL2_1, PA7_FN),
|
||||||
|
PINMUX_DATA(ETH_LINK_MARK, P1MSEL2_1, PA6_FN),
|
||||||
|
PINMUX_DATA(ETH_TX_ER_MARK, P1MSEL2_1, PA5_FN),
|
||||||
|
PINMUX_DATA(ETH_TX_EN_MARK, P1MSEL2_1, PA4_FN),
|
||||||
|
PINMUX_DATA(ETH_TXD3_MARK, P1MSEL2_1, PA3_FN),
|
||||||
|
PINMUX_DATA(ETH_TXD2_MARK, P1MSEL2_1, PA2_FN),
|
||||||
|
PINMUX_DATA(ETH_TXD1_MARK, P1MSEL2_1, PA1_FN),
|
||||||
|
PINMUX_DATA(ETH_TXD0_MARK, P1MSEL2_1, PA0_FN),
|
||||||
|
|
||||||
|
/* PB FN */
|
||||||
|
PINMUX_DATA(VSYNC_MARK, P1MSEL3_0, PB7_FN),
|
||||||
|
PINMUX_DATA(ODDF_MARK, P1MSEL3_0, PB6_FN),
|
||||||
|
PINMUX_DATA(DG5_MARK, P1MSEL2_0, PB5_FN),
|
||||||
|
PINMUX_DATA(DG4_MARK, P1MSEL2_0, PB4_FN),
|
||||||
|
PINMUX_DATA(DG3_MARK, P1MSEL2_0, PB3_FN),
|
||||||
|
PINMUX_DATA(DG2_MARK, P1MSEL2_0, PB2_FN),
|
||||||
|
PINMUX_DATA(DG1_MARK, P1MSEL2_0, PB1_FN),
|
||||||
|
PINMUX_DATA(DG0_MARK, P1MSEL2_0, PB0_FN),
|
||||||
|
PINMUX_DATA(HSPI_CLK_MARK, P1MSEL3_1, PB7_FN),
|
||||||
|
PINMUX_DATA(HSPI_CS_MARK, P1MSEL3_1, PB6_FN),
|
||||||
|
PINMUX_DATA(ETH_MDIO_MARK, P1MSEL2_1, PB5_FN),
|
||||||
|
PINMUX_DATA(ETH_RX_CLK_MARK, P1MSEL2_1, PB4_FN),
|
||||||
|
PINMUX_DATA(ETH_MDC_MARK, P1MSEL2_1, PB3_FN),
|
||||||
|
PINMUX_DATA(ETH_COL_MARK, P1MSEL2_1, PB2_FN),
|
||||||
|
PINMUX_DATA(ETH_TX_CLK_MARK, P1MSEL2_1, PB1_FN),
|
||||||
|
PINMUX_DATA(ETH_CRS_MARK, P1MSEL2_1, PB0_FN),
|
||||||
|
|
||||||
|
/* PC FN */
|
||||||
|
PINMUX_DATA(DCLKIN_MARK, P1MSEL3_0, PC7_FN),
|
||||||
|
PINMUX_DATA(HSYNC_MARK, P1MSEL3_0, PC6_FN),
|
||||||
|
PINMUX_DATA(DB5_MARK, P1MSEL2_0, PC5_FN),
|
||||||
|
PINMUX_DATA(DB4_MARK, P1MSEL2_0, PC4_FN),
|
||||||
|
PINMUX_DATA(DB3_MARK, P1MSEL2_0, PC3_FN),
|
||||||
|
PINMUX_DATA(DB2_MARK, P1MSEL2_0, PC2_FN),
|
||||||
|
PINMUX_DATA(DB1_MARK, P1MSEL2_0, PC1_FN),
|
||||||
|
PINMUX_DATA(DB0_MARK, P1MSEL2_0, PC0_FN),
|
||||||
|
|
||||||
|
PINMUX_DATA(HSPI_RX_MARK, P1MSEL3_1, PC7_FN),
|
||||||
|
PINMUX_DATA(HSPI_TX_MARK, P1MSEL3_1, PC6_FN),
|
||||||
|
PINMUX_DATA(ETH_RXD3_MARK, P1MSEL2_1, PC5_FN),
|
||||||
|
PINMUX_DATA(ETH_RXD2_MARK, P1MSEL2_1, PC4_FN),
|
||||||
|
PINMUX_DATA(ETH_RXD1_MARK, P1MSEL2_1, PC3_FN),
|
||||||
|
PINMUX_DATA(ETH_RXD0_MARK, P1MSEL2_1, PC2_FN),
|
||||||
|
PINMUX_DATA(ETH_RX_DV_MARK, P1MSEL2_1, PC1_FN),
|
||||||
|
PINMUX_DATA(ETH_RX_ER_MARK, P1MSEL2_1, PC0_FN),
|
||||||
|
|
||||||
|
/* PD FN */
|
||||||
|
PINMUX_DATA(DCLKOUT_MARK, PD7_FN),
|
||||||
|
PINMUX_DATA(SCIF1_SCK_MARK, PD6_FN),
|
||||||
|
PINMUX_DATA(SCIF1_RXD_MARK, PD5_FN),
|
||||||
|
PINMUX_DATA(SCIF1_TXD_MARK, PD4_FN),
|
||||||
|
PINMUX_DATA(DACK1_MARK, P1MSEL13_1, P1MSEL12_0, PD3_FN),
|
||||||
|
PINMUX_DATA(BACK_MARK, P1MSEL13_0, P1MSEL12_1, PD3_FN),
|
||||||
|
PINMUX_DATA(FALE_MARK, P1MSEL13_0, P1MSEL12_0, PD3_FN),
|
||||||
|
PINMUX_DATA(DACK0_MARK, P1MSEL14_1, PD2_FN),
|
||||||
|
PINMUX_DATA(FCLE_MARK, P1MSEL14_0, PD2_FN),
|
||||||
|
PINMUX_DATA(DREQ1_MARK, P1MSEL10_0, P1MSEL9_1, PD1_FN),
|
||||||
|
PINMUX_DATA(BREQ_MARK, P1MSEL10_1, P1MSEL9_0, PD1_FN),
|
||||||
|
PINMUX_DATA(USB_OVC1_MARK, P1MSEL10_0, P1MSEL9_0, PD1_FN),
|
||||||
|
PINMUX_DATA(DREQ0_MARK, P1MSEL11_1, PD0_FN),
|
||||||
|
PINMUX_DATA(USB_OVC0_MARK, P1MSEL11_0, PD0_FN),
|
||||||
|
|
||||||
|
/* PE FN */
|
||||||
|
PINMUX_DATA(USB_PENC1_MARK, PE7_FN),
|
||||||
|
PINMUX_DATA(USB_PENC0_MARK, PE6_FN),
|
||||||
|
|
||||||
|
/* PF FN */
|
||||||
|
PINMUX_DATA(HAC1_SDOUT_MARK, P2MSEL15_0, P2MSEL14_0, PF7_FN),
|
||||||
|
PINMUX_DATA(HAC1_SDIN_MARK, P2MSEL15_0, P2MSEL14_0, PF6_FN),
|
||||||
|
PINMUX_DATA(HAC1_SYNC_MARK, P2MSEL15_0, P2MSEL14_0, PF5_FN),
|
||||||
|
PINMUX_DATA(HAC1_BITCLK_MARK, P2MSEL15_0, P2MSEL14_0, PF4_FN),
|
||||||
|
PINMUX_DATA(HAC0_SDOUT_MARK, P2MSEL13_0, P2MSEL12_0, PF3_FN),
|
||||||
|
PINMUX_DATA(HAC0_SDIN_MARK, P2MSEL13_0, P2MSEL12_0, PF2_FN),
|
||||||
|
PINMUX_DATA(HAC0_SYNC_MARK, P2MSEL13_0, P2MSEL12_0, PF1_FN),
|
||||||
|
PINMUX_DATA(HAC0_BITCLK_MARK, P2MSEL13_0, P2MSEL12_0, PF0_FN),
|
||||||
|
PINMUX_DATA(SSI1_SDATA_MARK, P2MSEL15_0, P2MSEL14_1, PF7_FN),
|
||||||
|
PINMUX_DATA(SSI1_SCK_MARK, P2MSEL15_0, P2MSEL14_1, PF6_FN),
|
||||||
|
PINMUX_DATA(SSI1_WS_MARK, P2MSEL15_0, P2MSEL14_1, PF5_FN),
|
||||||
|
PINMUX_DATA(SSI1_CLK_MARK, P2MSEL15_0, P2MSEL14_1, PF4_FN),
|
||||||
|
PINMUX_DATA(SSI0_SDATA_MARK, P2MSEL13_0, P2MSEL12_1, PF3_FN),
|
||||||
|
PINMUX_DATA(SSI0_SCK_MARK, P2MSEL13_0, P2MSEL12_1, PF2_FN),
|
||||||
|
PINMUX_DATA(SSI0_WS_MARK, P2MSEL13_0, P2MSEL12_1, PF1_FN),
|
||||||
|
PINMUX_DATA(SSI0_CLK_MARK, P2MSEL13_0, P2MSEL12_1, PF0_FN),
|
||||||
|
PINMUX_DATA(SDIF1CMD_MARK, P2MSEL15_1, P2MSEL14_0, PF7_FN),
|
||||||
|
PINMUX_DATA(SDIF1CD_MARK, P2MSEL15_1, P2MSEL14_0, PF6_FN),
|
||||||
|
PINMUX_DATA(SDIF1WP_MARK, P2MSEL15_1, P2MSEL14_0, PF5_FN),
|
||||||
|
PINMUX_DATA(SDIF1CLK_MARK, P2MSEL15_1, P2MSEL14_0, PF4_FN),
|
||||||
|
PINMUX_DATA(SDIF1D3_MARK, P2MSEL13_1, P2MSEL12_0, PF3_FN),
|
||||||
|
PINMUX_DATA(SDIF1D2_MARK, P2MSEL13_1, P2MSEL12_0, PF2_FN),
|
||||||
|
PINMUX_DATA(SDIF1D1_MARK, P2MSEL13_1, P2MSEL12_0, PF1_FN),
|
||||||
|
PINMUX_DATA(SDIF1D0_MARK, P2MSEL13_1, P2MSEL12_0, PF0_FN),
|
||||||
|
|
||||||
|
/* PG FN */
|
||||||
|
PINMUX_DATA(SCIF3_SCK_MARK, P1MSEL8_0, PG7_FN),
|
||||||
|
PINMUX_DATA(SSI2_SDATA_MARK, P1MSEL8_1, PG7_FN),
|
||||||
|
PINMUX_DATA(SCIF3_RXD_MARK, P1MSEL7_0, P1MSEL6_0, PG6_FN),
|
||||||
|
PINMUX_DATA(SSI2_SCK_MARK, P1MSEL7_1, P1MSEL6_0, PG6_FN),
|
||||||
|
PINMUX_DATA(TCLK_MARK, P1MSEL7_0, P1MSEL6_1, PG6_FN),
|
||||||
|
PINMUX_DATA(SCIF3_TXD_MARK, P1MSEL5_0, P1MSEL4_0, PG5_FN),
|
||||||
|
PINMUX_DATA(SSI2_WS_MARK, P1MSEL5_1, P1MSEL4_0, PG5_FN),
|
||||||
|
PINMUX_DATA(HAC_RES_MARK, P1MSEL5_0, P1MSEL4_1, PG5_FN),
|
||||||
|
|
||||||
|
/* PH FN */
|
||||||
|
PINMUX_DATA(DACK3_MARK, P2MSEL4_0, PH7_FN),
|
||||||
|
PINMUX_DATA(SDIF0CMD_MARK, P2MSEL4_1, PH7_FN),
|
||||||
|
PINMUX_DATA(DACK2_MARK, P2MSEL4_0, PH6_FN),
|
||||||
|
PINMUX_DATA(SDIF0CD_MARK, P2MSEL4_1, PH6_FN),
|
||||||
|
PINMUX_DATA(DREQ3_MARK, P2MSEL4_0, PH5_FN),
|
||||||
|
PINMUX_DATA(SDIF0WP_MARK, P2MSEL4_1, PH5_FN),
|
||||||
|
PINMUX_DATA(DREQ2_MARK, P2MSEL3_0, P2MSEL2_1, PH4_FN),
|
||||||
|
PINMUX_DATA(SDIF0CLK_MARK, P2MSEL3_1, P2MSEL2_0, PH4_FN),
|
||||||
|
PINMUX_DATA(SCIF0_CTS_MARK, P2MSEL3_0, P2MSEL2_0, PH4_FN),
|
||||||
|
PINMUX_DATA(SDIF0D3_MARK, P2MSEL1_1, P2MSEL0_0, PH3_FN),
|
||||||
|
PINMUX_DATA(SCIF0_RTS_MARK, P2MSEL1_0, P2MSEL0_0, PH3_FN),
|
||||||
|
PINMUX_DATA(IRL7_MARK, P2MSEL1_0, P2MSEL0_1, PH3_FN),
|
||||||
|
PINMUX_DATA(SDIF0D2_MARK, P2MSEL1_1, P2MSEL0_0, PH2_FN),
|
||||||
|
PINMUX_DATA(SCIF0_SCK_MARK, P2MSEL1_0, P2MSEL0_0, PH2_FN),
|
||||||
|
PINMUX_DATA(IRL6_MARK, P2MSEL1_0, P2MSEL0_1, PH2_FN),
|
||||||
|
PINMUX_DATA(SDIF0D1_MARK, P2MSEL1_1, P2MSEL0_0, PH1_FN),
|
||||||
|
PINMUX_DATA(SCIF0_RXD_MARK, P2MSEL1_0, P2MSEL0_0, PH1_FN),
|
||||||
|
PINMUX_DATA(IRL5_MARK, P2MSEL1_0, P2MSEL0_1, PH1_FN),
|
||||||
|
PINMUX_DATA(SDIF0D0_MARK, P2MSEL1_1, P2MSEL0_0, PH0_FN),
|
||||||
|
PINMUX_DATA(SCIF0_TXD_MARK, P2MSEL1_0, P2MSEL0_0, PH0_FN),
|
||||||
|
PINMUX_DATA(IRL4_MARK, P2MSEL1_0, P2MSEL0_1, PH0_FN),
|
||||||
|
|
||||||
|
/* PJ FN */
|
||||||
|
PINMUX_DATA(SCIF5_SCK_MARK, P2MSEL11_1, PJ7_FN),
|
||||||
|
PINMUX_DATA(FRB_MARK, P2MSEL11_0, PJ7_FN),
|
||||||
|
PINMUX_DATA(SCIF5_RXD_MARK, P2MSEL10_0, PJ6_FN),
|
||||||
|
PINMUX_DATA(IOIS16_MARK, P2MSEL10_1, PJ6_FN),
|
||||||
|
PINMUX_DATA(SCIF5_TXD_MARK, P2MSEL10_0, PJ5_FN),
|
||||||
|
PINMUX_DATA(CE2B_MARK, P2MSEL10_1, PJ5_FN),
|
||||||
|
PINMUX_DATA(DRAK3_MARK, P2MSEL7_0, PJ4_FN),
|
||||||
|
PINMUX_DATA(CE2A_MARK, P2MSEL7_1, PJ4_FN),
|
||||||
|
PINMUX_DATA(SCIF4_SCK_MARK, P2MSEL9_0, P2MSEL8_0, PJ3_FN),
|
||||||
|
PINMUX_DATA(DRAK2_MARK, P2MSEL9_0, P2MSEL8_1, PJ3_FN),
|
||||||
|
PINMUX_DATA(SSI3_WS_MARK, P2MSEL9_1, P2MSEL8_0, PJ3_FN),
|
||||||
|
PINMUX_DATA(SCIF4_RXD_MARK, P2MSEL6_1, P2MSEL5_0, PJ2_FN),
|
||||||
|
PINMUX_DATA(DRAK1_MARK, P2MSEL6_0, P2MSEL5_1, PJ2_FN),
|
||||||
|
PINMUX_DATA(FSTATUS_MARK, P2MSEL6_0, P2MSEL5_0, PJ2_FN),
|
||||||
|
PINMUX_DATA(SSI3_SDATA_MARK, P2MSEL6_1, P2MSEL5_1, PJ2_FN),
|
||||||
|
PINMUX_DATA(SCIF4_TXD_MARK, P2MSEL6_1, P2MSEL5_0, PJ1_FN),
|
||||||
|
PINMUX_DATA(DRAK0_MARK, P2MSEL6_0, P2MSEL5_1, PJ1_FN),
|
||||||
|
PINMUX_DATA(FSE_MARK, P2MSEL6_0, P2MSEL5_0, PJ1_FN),
|
||||||
|
PINMUX_DATA(SSI3_SCK_MARK, P2MSEL6_1, P2MSEL5_1, PJ1_FN),
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct pinmux_gpio pinmux_gpios[] = {
|
||||||
|
/* PA */
|
||||||
|
PINMUX_GPIO(GPIO_PA7, PA7_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PA6, PA6_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PA5, PA5_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PA4, PA4_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PA3, PA3_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PA2, PA2_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PA1, PA1_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PA0, PA0_DATA),
|
||||||
|
|
||||||
|
/* PB */
|
||||||
|
PINMUX_GPIO(GPIO_PB7, PB7_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PB6, PB6_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PB5, PB5_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PB4, PB4_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PB3, PB3_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PB2, PB2_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PB1, PB1_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PB0, PB0_DATA),
|
||||||
|
|
||||||
|
/* PC */
|
||||||
|
PINMUX_GPIO(GPIO_PC7, PC7_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PC6, PC6_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PC5, PC5_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PC4, PC4_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PC3, PC3_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PC2, PC2_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PC1, PC1_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PC0, PC0_DATA),
|
||||||
|
|
||||||
|
/* PD */
|
||||||
|
PINMUX_GPIO(GPIO_PD7, PD7_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PD6, PD6_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PD5, PD5_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PD4, PD4_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PD3, PD3_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PD2, PD2_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PD1, PD1_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PD0, PD0_DATA),
|
||||||
|
|
||||||
|
/* PE */
|
||||||
|
PINMUX_GPIO(GPIO_PE7, PE7_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PE6, PE6_DATA),
|
||||||
|
|
||||||
|
/* PF */
|
||||||
|
PINMUX_GPIO(GPIO_PF7, PF7_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PF6, PF6_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PF5, PF5_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PF4, PF4_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PF3, PF3_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PF2, PF2_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PF1, PF1_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PF0, PF0_DATA),
|
||||||
|
|
||||||
|
/* PG */
|
||||||
|
PINMUX_GPIO(GPIO_PG7, PG7_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PG6, PG6_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PG5, PG5_DATA),
|
||||||
|
|
||||||
|
/* PH */
|
||||||
|
PINMUX_GPIO(GPIO_PH7, PH7_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PH6, PH6_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PH5, PH5_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PH4, PH4_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PH3, PH3_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PH2, PH2_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PH1, PH1_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PH0, PH0_DATA),
|
||||||
|
|
||||||
|
/* PJ */
|
||||||
|
PINMUX_GPIO(GPIO_PJ7, PJ7_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PJ6, PJ6_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PJ5, PJ5_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PJ4, PJ4_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PJ3, PJ3_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PJ2, PJ2_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PJ1, PJ1_DATA),
|
||||||
|
|
||||||
|
/* FN */
|
||||||
|
PINMUX_GPIO(GPIO_FN_CDE, CDE_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_MAGIC, ETH_MAGIC_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DISP, DISP_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_LINK, ETH_LINK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DR5, DR5_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_TX_ER, ETH_TX_ER_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DR4, DR4_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_TX_EN, ETH_TX_EN_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DR3, DR3_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_TXD3, ETH_TXD3_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DR2, DR2_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_TXD2, ETH_TXD2_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DR1, DR1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_TXD1, ETH_TXD1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DR0, DR0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_TXD0, ETH_TXD0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_VSYNC, VSYNC_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_HSPI_CLK, HSPI_CLK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ODDF, ODDF_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_HSPI_CS, HSPI_CS_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DG5, DG5_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_MDIO, ETH_MDIO_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DG4, DG4_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_RX_CLK, ETH_RX_CLK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DG3, DG3_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_MDC, ETH_MDC_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DG2, DG2_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_COL, ETH_COL_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DG1, DG1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_TX_CLK, ETH_TX_CLK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DG0, DG0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_CRS, ETH_CRS_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DCLKIN, DCLKIN_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_HSPI_RX, HSPI_RX_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_HSYNC, HSYNC_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_HSPI_TX, HSPI_TX_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DB5, DB5_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_RXD3, ETH_RXD3_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DB4, DB4_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_RXD2, ETH_RXD2_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DB3, DB3_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_RXD1, ETH_RXD1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DB2, DB2_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_RXD0, ETH_RXD0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DB1, DB1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_RX_DV, ETH_RX_DV_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DB0, DB0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_ETH_RX_ER, ETH_RX_ER_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DCLKOUT, DCLKOUT_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCIF1_SCK, SCIF1_SCK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCIF1_RXD, SCIF1_RXD_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCIF1_TXD, SCIF1_TXD_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DACK1, DACK1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_BACK, BACK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_FALE, FALE_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DACK0, DACK0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_FCLE, FCLE_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DREQ1, DREQ1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_BREQ, BREQ_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_USB_OVC1, USB_OVC1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DREQ0, DREQ0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_USB_OVC0, USB_OVC0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_USB_PENC1, USB_PENC1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_USB_PENC0, USB_PENC0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_HAC1_SDOUT, HAC1_SDOUT_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SSI1_SDATA, SSI1_SDATA_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SDIF1CMD, SDIF1CMD_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_HAC1_SDIN, HAC1_SDIN_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SSI1_SCK, SSI1_SCK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SDIF1CD, SDIF1CD_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_HAC1_SYNC, HAC1_SYNC_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SSI1_WS, SSI1_WS_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SDIF1WP, SDIF1WP_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_HAC1_BITCLK, HAC1_BITCLK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SSI1_CLK, SSI1_CLK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SDIF1CLK, SDIF1CLK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_HAC0_SDOUT, HAC0_SDOUT_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SSI0_SDATA, SSI0_SDATA_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SDIF1D3, SDIF1D3_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_HAC0_SDIN, HAC0_SDIN_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SSI0_SCK, SSI0_SCK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SDIF1D2, SDIF1D2_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_HAC0_SYNC, HAC0_SYNC_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SSI0_WS, SSI0_WS_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SDIF1D1, SDIF1D1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_HAC0_BITCLK, HAC0_BITCLK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SSI0_CLK, SSI0_CLK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SDIF1D0, SDIF1D0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCIF3_SCK, SCIF3_SCK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SSI2_SDATA, SSI2_SDATA_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCIF3_RXD, SCIF3_RXD_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_TCLK, TCLK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SSI2_SCK, SSI2_SCK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCIF3_TXD, SCIF3_TXD_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_HAC_RES, HAC_RES_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SSI2_WS, SSI2_WS_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DACK3, DACK3_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SDIF0CMD, SDIF0CMD_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DACK2, DACK2_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SDIF0CD, SDIF0CD_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DREQ3, DREQ3_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SDIF0WP, SDIF0WP_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCIF0_CTS, SCIF0_CTS_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DREQ2, DREQ2_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SDIF0CLK, SDIF0CLK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCIF0_RTS, SCIF0_RTS_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_IRL7, IRL7_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SDIF0D3, SDIF0D3_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCIF0_SCK, SCIF0_SCK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_IRL6, IRL6_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SDIF0D2, SDIF0D2_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCIF0_RXD, SCIF0_RXD_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_IRL5, IRL5_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SDIF0D1, SDIF0D1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCIF0_TXD, SCIF0_TXD_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_IRL4, IRL4_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SDIF0D0, SDIF0D0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCIF5_SCK, SCIF5_SCK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_FRB, FRB_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCIF5_RXD, SCIF5_RXD_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_IOIS16, IOIS16_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCIF5_TXD, SCIF5_TXD_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_CE2B, CE2B_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DRAK3, DRAK3_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_CE2A, CE2A_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCIF4_SCK, SCIF4_SCK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DRAK2, DRAK2_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SSI3_WS, SSI3_WS_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCIF4_RXD, SCIF4_RXD_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DRAK1, DRAK1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SSI3_SDATA, SSI3_SDATA_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_FSTATUS, FSTATUS_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCIF4_TXD, SCIF4_TXD_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DRAK0, DRAK0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SSI3_SCK, SSI3_SCK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_FSE, FSE_MARK),
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct pinmux_cfg_reg pinmux_config_regs[] = {
|
||||||
|
{ PINMUX_CFG_REG("PACR", 0xffcc0000, 16, 2) {
|
||||||
|
PA7_FN, PA7_OUT, PA7_IN, PA7_IN_PU,
|
||||||
|
PA6_FN, PA6_OUT, PA6_IN, PA6_IN_PU,
|
||||||
|
PA5_FN, PA5_OUT, PA5_IN, PA5_IN_PU,
|
||||||
|
PA4_FN, PA4_OUT, PA4_IN, PA4_IN_PU,
|
||||||
|
PA3_FN, PA3_OUT, PA3_IN, PA3_IN_PU,
|
||||||
|
PA2_FN, PA2_OUT, PA2_IN, PA2_IN_PU,
|
||||||
|
PA1_FN, PA1_OUT, PA1_IN, PA1_IN_PU,
|
||||||
|
PA0_FN, PA0_OUT, PA0_IN, PA0_IN_PU }
|
||||||
|
},
|
||||||
|
{ PINMUX_CFG_REG("PBCR", 0xffcc0002, 16, 2) {
|
||||||
|
PB7_FN, PB7_OUT, PB7_IN, PB7_IN_PU,
|
||||||
|
PB6_FN, PB6_OUT, PB6_IN, PB6_IN_PU,
|
||||||
|
PB5_FN, PB5_OUT, PB5_IN, PB5_IN_PU,
|
||||||
|
PB4_FN, PB4_OUT, PB4_IN, PB4_IN_PU,
|
||||||
|
PB3_FN, PB3_OUT, PB3_IN, PB3_IN_PU,
|
||||||
|
PB2_FN, PB2_OUT, PB2_IN, PB2_IN_PU,
|
||||||
|
PB1_FN, PB1_OUT, PB1_IN, PB1_IN_PU,
|
||||||
|
PB0_FN, PB0_OUT, PB0_IN, PB0_IN_PU }
|
||||||
|
},
|
||||||
|
{ PINMUX_CFG_REG("PCCR", 0xffcc0004, 16, 2) {
|
||||||
|
PC7_FN, PC7_OUT, PC7_IN, PC7_IN_PU,
|
||||||
|
PC6_FN, PC6_OUT, PC6_IN, PC6_IN_PU,
|
||||||
|
PC5_FN, PC5_OUT, PC5_IN, PC5_IN_PU,
|
||||||
|
PC4_FN, PC4_OUT, PC4_IN, PC4_IN_PU,
|
||||||
|
PC3_FN, PC3_OUT, PC3_IN, PC3_IN_PU,
|
||||||
|
PC2_FN, PC2_OUT, PC2_IN, PC2_IN_PU,
|
||||||
|
PC1_FN, PC1_OUT, PC1_IN, PC1_IN_PU,
|
||||||
|
PC0_FN, PC0_OUT, PC0_IN, PC0_IN_PU }
|
||||||
|
},
|
||||||
|
{ PINMUX_CFG_REG("PDCR", 0xffcc0006, 16, 2) {
|
||||||
|
PD7_FN, PD7_OUT, PD7_IN, PD7_IN_PU,
|
||||||
|
PD6_FN, PD6_OUT, PD6_IN, PD6_IN_PU,
|
||||||
|
PD5_FN, PD5_OUT, PD5_IN, PD5_IN_PU,
|
||||||
|
PD4_FN, PD4_OUT, PD4_IN, PD4_IN_PU,
|
||||||
|
PD3_FN, PD3_OUT, PD3_IN, PD3_IN_PU,
|
||||||
|
PD2_FN, PD2_OUT, PD2_IN, PD2_IN_PU,
|
||||||
|
PD1_FN, PD1_OUT, PD1_IN, PD1_IN_PU,
|
||||||
|
PD0_FN, PD0_OUT, PD0_IN, PD0_IN_PU }
|
||||||
|
},
|
||||||
|
{ PINMUX_CFG_REG("PECR", 0xffcc0008, 16, 2) {
|
||||||
|
PE7_FN, PE7_OUT, PE7_IN, PE7_IN_PU,
|
||||||
|
PE6_FN, PE6_OUT, PE6_IN, PE6_IN_PU,
|
||||||
|
0, 0, 0, 0,
|
||||||
|
0, 0, 0, 0,
|
||||||
|
0, 0, 0, 0,
|
||||||
|
0, 0, 0, 0,
|
||||||
|
0, 0, 0, 0,
|
||||||
|
0, 0, 0, 0, }
|
||||||
|
},
|
||||||
|
{ PINMUX_CFG_REG("PFCR", 0xffcc000a, 16, 2) {
|
||||||
|
PF7_FN, PF7_OUT, PF7_IN, PF7_IN_PU,
|
||||||
|
PF6_FN, PF6_OUT, PF6_IN, PF6_IN_PU,
|
||||||
|
PF5_FN, PF5_OUT, PF5_IN, PF5_IN_PU,
|
||||||
|
PF4_FN, PF4_OUT, PF4_IN, PF4_IN_PU,
|
||||||
|
PF3_FN, PF3_OUT, PF3_IN, PF3_IN_PU,
|
||||||
|
PF2_FN, PF2_OUT, PF2_IN, PF2_IN_PU,
|
||||||
|
PF1_FN, PF1_OUT, PF1_IN, PF1_IN_PU,
|
||||||
|
PF0_FN, PF0_OUT, PF0_IN, PF0_IN_PU }
|
||||||
|
},
|
||||||
|
{ PINMUX_CFG_REG("PGCR", 0xffcc000c, 16, 2) {
|
||||||
|
PG7_FN, PG7_OUT, PG7_IN, PG7_IN_PU,
|
||||||
|
PG6_FN, PG6_OUT, PG6_IN, PG6_IN_PU,
|
||||||
|
PG5_FN, PG5_OUT, PG5_IN, PG5_IN_PU,
|
||||||
|
0, 0, 0, 0,
|
||||||
|
0, 0, 0, 0,
|
||||||
|
0, 0, 0, 0,
|
||||||
|
0, 0, 0, 0,
|
||||||
|
0, 0, 0, 0, }
|
||||||
|
},
|
||||||
|
{ PINMUX_CFG_REG("PHCR", 0xffcc000e, 16, 2) {
|
||||||
|
PH7_FN, PH7_OUT, PH7_IN, PH7_IN_PU,
|
||||||
|
PH6_FN, PH6_OUT, PH6_IN, PH6_IN_PU,
|
||||||
|
PH5_FN, PH5_OUT, PH5_IN, PH5_IN_PU,
|
||||||
|
PH4_FN, PH4_OUT, PH4_IN, PH4_IN_PU,
|
||||||
|
PH3_FN, PH3_OUT, PH3_IN, PH3_IN_PU,
|
||||||
|
PH2_FN, PH2_OUT, PH2_IN, PH2_IN_PU,
|
||||||
|
PH1_FN, PH1_OUT, PH1_IN, PH1_IN_PU,
|
||||||
|
PH0_FN, PH0_OUT, PH0_IN, PH0_IN_PU }
|
||||||
|
},
|
||||||
|
{ PINMUX_CFG_REG("PJCR", 0xffcc0010, 16, 2) {
|
||||||
|
PJ7_FN, PJ7_OUT, PJ7_IN, PJ7_IN_PU,
|
||||||
|
PJ6_FN, PJ6_OUT, PJ6_IN, PJ6_IN_PU,
|
||||||
|
PJ5_FN, PJ5_OUT, PJ5_IN, PJ5_IN_PU,
|
||||||
|
PJ4_FN, PJ4_OUT, PJ4_IN, PJ4_IN_PU,
|
||||||
|
PJ3_FN, PJ3_OUT, PJ3_IN, PJ3_IN_PU,
|
||||||
|
PJ2_FN, PJ2_OUT, PJ2_IN, PJ2_IN_PU,
|
||||||
|
PJ1_FN, PJ1_OUT, PJ1_IN, PJ1_IN_PU,
|
||||||
|
0, 0, 0, 0, }
|
||||||
|
},
|
||||||
|
{ PINMUX_CFG_REG("P1MSELR", 0xffcc0080, 16, 1) {
|
||||||
|
0, 0,
|
||||||
|
P1MSEL14_0, P1MSEL14_1,
|
||||||
|
P1MSEL13_0, P1MSEL13_1,
|
||||||
|
P1MSEL12_0, P1MSEL12_1,
|
||||||
|
P1MSEL11_0, P1MSEL11_1,
|
||||||
|
P1MSEL10_0, P1MSEL10_1,
|
||||||
|
P1MSEL9_0, P1MSEL9_1,
|
||||||
|
P1MSEL8_0, P1MSEL8_1,
|
||||||
|
P1MSEL7_0, P1MSEL7_1,
|
||||||
|
P1MSEL6_0, P1MSEL6_1,
|
||||||
|
P1MSEL5_0, P1MSEL5_1,
|
||||||
|
P1MSEL4_0, P1MSEL4_1,
|
||||||
|
P1MSEL3_0, P1MSEL3_1,
|
||||||
|
P1MSEL2_0, P1MSEL2_1,
|
||||||
|
P1MSEL1_0, P1MSEL1_1,
|
||||||
|
P1MSEL0_0, P1MSEL0_1 }
|
||||||
|
},
|
||||||
|
{ PINMUX_CFG_REG("P2MSELR", 0xffcc0082, 16, 1) {
|
||||||
|
P2MSEL15_0, P2MSEL15_1,
|
||||||
|
P2MSEL14_0, P2MSEL14_1,
|
||||||
|
P2MSEL13_0, P2MSEL13_1,
|
||||||
|
P2MSEL12_0, P2MSEL12_1,
|
||||||
|
P2MSEL11_0, P2MSEL11_1,
|
||||||
|
P2MSEL10_0, P2MSEL10_1,
|
||||||
|
P2MSEL9_0, P2MSEL9_1,
|
||||||
|
P2MSEL8_0, P2MSEL8_1,
|
||||||
|
P2MSEL7_0, P2MSEL7_1,
|
||||||
|
P2MSEL6_0, P2MSEL6_1,
|
||||||
|
P2MSEL5_0, P2MSEL5_1,
|
||||||
|
P2MSEL4_0, P2MSEL4_1,
|
||||||
|
P2MSEL3_0, P2MSEL3_1,
|
||||||
|
P2MSEL2_0, P2MSEL2_1,
|
||||||
|
P2MSEL1_0, P2MSEL1_1,
|
||||||
|
P2MSEL0_0, P2MSEL0_1 }
|
||||||
|
},
|
||||||
|
{}
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct pinmux_data_reg pinmux_data_regs[] = {
|
||||||
|
{ PINMUX_DATA_REG("PADR", 0xffcc0020, 8) {
|
||||||
|
PA7_DATA, PA6_DATA, PA5_DATA, PA4_DATA,
|
||||||
|
PA3_DATA, PA2_DATA, PA1_DATA, PA0_DATA }
|
||||||
|
},
|
||||||
|
{ PINMUX_DATA_REG("PBDR", 0xffcc0022, 8) {
|
||||||
|
PB7_DATA, PB6_DATA, PB5_DATA, PB4_DATA,
|
||||||
|
PB3_DATA, PB2_DATA, PB1_DATA, PB0_DATA }
|
||||||
|
},
|
||||||
|
{ PINMUX_DATA_REG("PCDR", 0xffcc0024, 8) {
|
||||||
|
PC7_DATA, PC6_DATA, PC5_DATA, PC4_DATA,
|
||||||
|
PC3_DATA, PC2_DATA, PC1_DATA, PC0_DATA }
|
||||||
|
},
|
||||||
|
{ PINMUX_DATA_REG("PDDR", 0xffcc0026, 8) {
|
||||||
|
PD7_DATA, PD6_DATA, PD5_DATA, PD4_DATA,
|
||||||
|
PD3_DATA, PD2_DATA, PD1_DATA, PD0_DATA }
|
||||||
|
},
|
||||||
|
{ PINMUX_DATA_REG("PEDR", 0xffcc0028, 8) {
|
||||||
|
PE7_DATA, PE6_DATA,
|
||||||
|
0, 0, 0, 0, 0, 0 }
|
||||||
|
},
|
||||||
|
{ PINMUX_DATA_REG("PFDR", 0xffcc002a, 8) {
|
||||||
|
PF7_DATA, PF6_DATA, PF5_DATA, PF4_DATA,
|
||||||
|
PF3_DATA, PF2_DATA, PF1_DATA, PF0_DATA }
|
||||||
|
},
|
||||||
|
{ PINMUX_DATA_REG("PGDR", 0xffcc002c, 8) {
|
||||||
|
PG7_DATA, PG6_DATA, PG5_DATA, 0,
|
||||||
|
0, 0, 0, 0 }
|
||||||
|
},
|
||||||
|
{ PINMUX_DATA_REG("PHDR", 0xffcc002e, 8) {
|
||||||
|
PH7_DATA, PH6_DATA, PH5_DATA, PH4_DATA,
|
||||||
|
PH3_DATA, PH2_DATA, PH1_DATA, PH0_DATA }
|
||||||
|
},
|
||||||
|
{ PINMUX_DATA_REG("PJDR", 0xffcc0030, 8) {
|
||||||
|
PJ7_DATA, PJ6_DATA, PJ5_DATA, PJ4_DATA,
|
||||||
|
PJ3_DATA, PJ2_DATA, PJ1_DATA, 0 }
|
||||||
|
},
|
||||||
|
{ },
|
||||||
|
};
|
||||||
|
|
||||||
|
struct sh_pfc_soc_info sh7786_pinmux_info = {
|
||||||
|
.name = "sh7786_pfc",
|
||||||
|
.reserved_id = PINMUX_RESERVED,
|
||||||
|
.data = { PINMUX_DATA_BEGIN, PINMUX_DATA_END },
|
||||||
|
.input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END },
|
||||||
|
.input_pu = { PINMUX_INPUT_PULLUP_BEGIN, PINMUX_INPUT_PULLUP_END },
|
||||||
|
.output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END },
|
||||||
|
.mark = { PINMUX_MARK_BEGIN, PINMUX_MARK_END },
|
||||||
|
.function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
|
||||||
|
|
||||||
|
.first_gpio = GPIO_PA7,
|
||||||
|
.last_gpio = GPIO_FN_IRL4,
|
||||||
|
|
||||||
|
.gpios = pinmux_gpios,
|
||||||
|
.cfg_regs = pinmux_config_regs,
|
||||||
|
.data_regs = pinmux_data_regs,
|
||||||
|
|
||||||
|
.gpio_data = pinmux_data,
|
||||||
|
.gpio_data_size = ARRAY_SIZE(pinmux_data),
|
||||||
|
};
|
|
@ -0,0 +1,582 @@
|
||||||
|
/*
|
||||||
|
* SH-X3 prototype CPU pinmux
|
||||||
|
*
|
||||||
|
* Copyright (C) 2010 Paul Mundt
|
||||||
|
*
|
||||||
|
* This file is subject to the terms and conditions of the GNU General Public
|
||||||
|
* License. See the file "COPYING" in the main directory of this archive
|
||||||
|
* for more details.
|
||||||
|
*/
|
||||||
|
#include <linux/init.h>
|
||||||
|
#include <linux/kernel.h>
|
||||||
|
#include <cpu/shx3.h>
|
||||||
|
|
||||||
|
#include "sh_pfc.h"
|
||||||
|
|
||||||
|
enum {
|
||||||
|
PINMUX_RESERVED = 0,
|
||||||
|
|
||||||
|
PINMUX_DATA_BEGIN,
|
||||||
|
PA7_DATA, PA6_DATA, PA5_DATA, PA4_DATA,
|
||||||
|
PA3_DATA, PA2_DATA, PA1_DATA, PA0_DATA,
|
||||||
|
PB7_DATA, PB6_DATA, PB5_DATA, PB4_DATA,
|
||||||
|
PB3_DATA, PB2_DATA, PB1_DATA, PB0_DATA,
|
||||||
|
PC7_DATA, PC6_DATA, PC5_DATA, PC4_DATA,
|
||||||
|
PC3_DATA, PC2_DATA, PC1_DATA, PC0_DATA,
|
||||||
|
PD7_DATA, PD6_DATA, PD5_DATA, PD4_DATA,
|
||||||
|
PD3_DATA, PD2_DATA, PD1_DATA, PD0_DATA,
|
||||||
|
PE7_DATA, PE6_DATA, PE5_DATA, PE4_DATA,
|
||||||
|
PE3_DATA, PE2_DATA, PE1_DATA, PE0_DATA,
|
||||||
|
PF7_DATA, PF6_DATA, PF5_DATA, PF4_DATA,
|
||||||
|
PF3_DATA, PF2_DATA, PF1_DATA, PF0_DATA,
|
||||||
|
PG7_DATA, PG6_DATA, PG5_DATA, PG4_DATA,
|
||||||
|
PG3_DATA, PG2_DATA, PG1_DATA, PG0_DATA,
|
||||||
|
|
||||||
|
PH5_DATA, PH4_DATA,
|
||||||
|
PH3_DATA, PH2_DATA, PH1_DATA, PH0_DATA,
|
||||||
|
PINMUX_DATA_END,
|
||||||
|
|
||||||
|
PINMUX_INPUT_BEGIN,
|
||||||
|
PA7_IN, PA6_IN, PA5_IN, PA4_IN,
|
||||||
|
PA3_IN, PA2_IN, PA1_IN, PA0_IN,
|
||||||
|
PB7_IN, PB6_IN, PB5_IN, PB4_IN,
|
||||||
|
PB3_IN, PB2_IN, PB1_IN, PB0_IN,
|
||||||
|
PC7_IN, PC6_IN, PC5_IN, PC4_IN,
|
||||||
|
PC3_IN, PC2_IN, PC1_IN, PC0_IN,
|
||||||
|
PD7_IN, PD6_IN, PD5_IN, PD4_IN,
|
||||||
|
PD3_IN, PD2_IN, PD1_IN, PD0_IN,
|
||||||
|
PE7_IN, PE6_IN, PE5_IN, PE4_IN,
|
||||||
|
PE3_IN, PE2_IN, PE1_IN, PE0_IN,
|
||||||
|
PF7_IN, PF6_IN, PF5_IN, PF4_IN,
|
||||||
|
PF3_IN, PF2_IN, PF1_IN, PF0_IN,
|
||||||
|
PG7_IN, PG6_IN, PG5_IN, PG4_IN,
|
||||||
|
PG3_IN, PG2_IN, PG1_IN, PG0_IN,
|
||||||
|
|
||||||
|
PH5_IN, PH4_IN,
|
||||||
|
PH3_IN, PH2_IN, PH1_IN, PH0_IN,
|
||||||
|
PINMUX_INPUT_END,
|
||||||
|
|
||||||
|
PINMUX_INPUT_PULLUP_BEGIN,
|
||||||
|
PA7_IN_PU, PA6_IN_PU, PA5_IN_PU, PA4_IN_PU,
|
||||||
|
PA3_IN_PU, PA2_IN_PU, PA1_IN_PU, PA0_IN_PU,
|
||||||
|
PB7_IN_PU, PB6_IN_PU, PB5_IN_PU, PB4_IN_PU,
|
||||||
|
PB3_IN_PU, PB2_IN_PU, PB1_IN_PU, PB0_IN_PU,
|
||||||
|
PC7_IN_PU, PC6_IN_PU, PC5_IN_PU, PC4_IN_PU,
|
||||||
|
PC3_IN_PU, PC2_IN_PU, PC1_IN_PU, PC0_IN_PU,
|
||||||
|
PD7_IN_PU, PD6_IN_PU, PD5_IN_PU, PD4_IN_PU,
|
||||||
|
PD3_IN_PU, PD2_IN_PU, PD1_IN_PU, PD0_IN_PU,
|
||||||
|
PE7_IN_PU, PE6_IN_PU, PE5_IN_PU, PE4_IN_PU,
|
||||||
|
PE3_IN_PU, PE2_IN_PU, PE1_IN_PU, PE0_IN_PU,
|
||||||
|
PF7_IN_PU, PF6_IN_PU, PF5_IN_PU, PF4_IN_PU,
|
||||||
|
PF3_IN_PU, PF2_IN_PU, PF1_IN_PU, PF0_IN_PU,
|
||||||
|
PG7_IN_PU, PG6_IN_PU, PG5_IN_PU, PG4_IN_PU,
|
||||||
|
PG3_IN_PU, PG2_IN_PU, PG1_IN_PU, PG0_IN_PU,
|
||||||
|
|
||||||
|
PH5_IN_PU, PH4_IN_PU,
|
||||||
|
PH3_IN_PU, PH2_IN_PU, PH1_IN_PU, PH0_IN_PU,
|
||||||
|
PINMUX_INPUT_PULLUP_END,
|
||||||
|
|
||||||
|
PINMUX_OUTPUT_BEGIN,
|
||||||
|
PA7_OUT, PA6_OUT, PA5_OUT, PA4_OUT,
|
||||||
|
PA3_OUT, PA2_OUT, PA1_OUT, PA0_OUT,
|
||||||
|
PB7_OUT, PB6_OUT, PB5_OUT, PB4_OUT,
|
||||||
|
PB3_OUT, PB2_OUT, PB1_OUT, PB0_OUT,
|
||||||
|
PC7_OUT, PC6_OUT, PC5_OUT, PC4_OUT,
|
||||||
|
PC3_OUT, PC2_OUT, PC1_OUT, PC0_OUT,
|
||||||
|
PD7_OUT, PD6_OUT, PD5_OUT, PD4_OUT,
|
||||||
|
PD3_OUT, PD2_OUT, PD1_OUT, PD0_OUT,
|
||||||
|
PE7_OUT, PE6_OUT, PE5_OUT, PE4_OUT,
|
||||||
|
PE3_OUT, PE2_OUT, PE1_OUT, PE0_OUT,
|
||||||
|
PF7_OUT, PF6_OUT, PF5_OUT, PF4_OUT,
|
||||||
|
PF3_OUT, PF2_OUT, PF1_OUT, PF0_OUT,
|
||||||
|
PG7_OUT, PG6_OUT, PG5_OUT, PG4_OUT,
|
||||||
|
PG3_OUT, PG2_OUT, PG1_OUT, PG0_OUT,
|
||||||
|
|
||||||
|
PH5_OUT, PH4_OUT,
|
||||||
|
PH3_OUT, PH2_OUT, PH1_OUT, PH0_OUT,
|
||||||
|
PINMUX_OUTPUT_END,
|
||||||
|
|
||||||
|
PINMUX_FUNCTION_BEGIN,
|
||||||
|
PA7_FN, PA6_FN, PA5_FN, PA4_FN,
|
||||||
|
PA3_FN, PA2_FN, PA1_FN, PA0_FN,
|
||||||
|
PB7_FN, PB6_FN, PB5_FN, PB4_FN,
|
||||||
|
PB3_FN, PB2_FN, PB1_FN, PB0_FN,
|
||||||
|
PC7_FN, PC6_FN, PC5_FN, PC4_FN,
|
||||||
|
PC3_FN, PC2_FN, PC1_FN, PC0_FN,
|
||||||
|
PD7_FN, PD6_FN, PD5_FN, PD4_FN,
|
||||||
|
PD3_FN, PD2_FN, PD1_FN, PD0_FN,
|
||||||
|
PE7_FN, PE6_FN, PE5_FN, PE4_FN,
|
||||||
|
PE3_FN, PE2_FN, PE1_FN, PE0_FN,
|
||||||
|
PF7_FN, PF6_FN, PF5_FN, PF4_FN,
|
||||||
|
PF3_FN, PF2_FN, PF1_FN, PF0_FN,
|
||||||
|
PG7_FN, PG6_FN, PG5_FN, PG4_FN,
|
||||||
|
PG3_FN, PG2_FN, PG1_FN, PG0_FN,
|
||||||
|
|
||||||
|
PH5_FN, PH4_FN,
|
||||||
|
PH3_FN, PH2_FN, PH1_FN, PH0_FN,
|
||||||
|
PINMUX_FUNCTION_END,
|
||||||
|
|
||||||
|
PINMUX_MARK_BEGIN,
|
||||||
|
|
||||||
|
D31_MARK, D30_MARK, D29_MARK, D28_MARK, D27_MARK, D26_MARK,
|
||||||
|
D25_MARK, D24_MARK, D23_MARK, D22_MARK, D21_MARK, D20_MARK,
|
||||||
|
D19_MARK, D18_MARK, D17_MARK, D16_MARK,
|
||||||
|
|
||||||
|
BACK_MARK, BREQ_MARK,
|
||||||
|
WE3_MARK, WE2_MARK,
|
||||||
|
CS6_MARK, CS5_MARK, CS4_MARK,
|
||||||
|
CLKOUTENB_MARK,
|
||||||
|
|
||||||
|
DACK3_MARK, DACK2_MARK, DACK1_MARK, DACK0_MARK,
|
||||||
|
DREQ3_MARK, DREQ2_MARK, DREQ1_MARK, DREQ0_MARK,
|
||||||
|
|
||||||
|
IRQ3_MARK, IRQ2_MARK, IRQ1_MARK, IRQ0_MARK,
|
||||||
|
|
||||||
|
DRAK3_MARK, DRAK2_MARK, DRAK1_MARK, DRAK0_MARK,
|
||||||
|
|
||||||
|
SCK3_MARK, SCK2_MARK, SCK1_MARK, SCK0_MARK,
|
||||||
|
IRL3_MARK, IRL2_MARK, IRL1_MARK, IRL0_MARK,
|
||||||
|
TXD3_MARK, TXD2_MARK, TXD1_MARK, TXD0_MARK,
|
||||||
|
RXD3_MARK, RXD2_MARK, RXD1_MARK, RXD0_MARK,
|
||||||
|
|
||||||
|
CE2B_MARK, CE2A_MARK, IOIS16_MARK,
|
||||||
|
STATUS1_MARK, STATUS0_MARK,
|
||||||
|
|
||||||
|
IRQOUT_MARK,
|
||||||
|
|
||||||
|
PINMUX_MARK_END,
|
||||||
|
};
|
||||||
|
|
||||||
|
static pinmux_enum_t shx3_pinmux_data[] = {
|
||||||
|
|
||||||
|
/* PA GPIO */
|
||||||
|
PINMUX_DATA(PA7_DATA, PA7_IN, PA7_OUT, PA7_IN_PU),
|
||||||
|
PINMUX_DATA(PA6_DATA, PA6_IN, PA6_OUT, PA6_IN_PU),
|
||||||
|
PINMUX_DATA(PA5_DATA, PA5_IN, PA5_OUT, PA5_IN_PU),
|
||||||
|
PINMUX_DATA(PA4_DATA, PA4_IN, PA4_OUT, PA4_IN_PU),
|
||||||
|
PINMUX_DATA(PA3_DATA, PA3_IN, PA3_OUT, PA3_IN_PU),
|
||||||
|
PINMUX_DATA(PA2_DATA, PA2_IN, PA2_OUT, PA2_IN_PU),
|
||||||
|
PINMUX_DATA(PA1_DATA, PA1_IN, PA1_OUT, PA1_IN_PU),
|
||||||
|
PINMUX_DATA(PA0_DATA, PA0_IN, PA0_OUT, PA0_IN_PU),
|
||||||
|
|
||||||
|
/* PB GPIO */
|
||||||
|
PINMUX_DATA(PB7_DATA, PB7_IN, PB7_OUT, PB7_IN_PU),
|
||||||
|
PINMUX_DATA(PB6_DATA, PB6_IN, PB6_OUT, PB6_IN_PU),
|
||||||
|
PINMUX_DATA(PB5_DATA, PB5_IN, PB5_OUT, PB5_IN_PU),
|
||||||
|
PINMUX_DATA(PB4_DATA, PB4_IN, PB4_OUT, PB4_IN_PU),
|
||||||
|
PINMUX_DATA(PB3_DATA, PB3_IN, PB3_OUT, PB3_IN_PU),
|
||||||
|
PINMUX_DATA(PB2_DATA, PB2_IN, PB2_OUT, PB2_IN_PU),
|
||||||
|
PINMUX_DATA(PB1_DATA, PB1_IN, PB1_OUT, PB1_IN_PU),
|
||||||
|
PINMUX_DATA(PB0_DATA, PB0_IN, PB0_OUT, PB0_IN_PU),
|
||||||
|
|
||||||
|
/* PC GPIO */
|
||||||
|
PINMUX_DATA(PC7_DATA, PC7_IN, PC7_OUT, PC7_IN_PU),
|
||||||
|
PINMUX_DATA(PC6_DATA, PC6_IN, PC6_OUT, PC6_IN_PU),
|
||||||
|
PINMUX_DATA(PC5_DATA, PC5_IN, PC5_OUT, PC5_IN_PU),
|
||||||
|
PINMUX_DATA(PC4_DATA, PC4_IN, PC4_OUT, PC4_IN_PU),
|
||||||
|
PINMUX_DATA(PC3_DATA, PC3_IN, PC3_OUT, PC3_IN_PU),
|
||||||
|
PINMUX_DATA(PC2_DATA, PC2_IN, PC2_OUT, PC2_IN_PU),
|
||||||
|
PINMUX_DATA(PC1_DATA, PC1_IN, PC1_OUT, PC1_IN_PU),
|
||||||
|
PINMUX_DATA(PC0_DATA, PC0_IN, PC0_OUT, PC0_IN_PU),
|
||||||
|
|
||||||
|
/* PD GPIO */
|
||||||
|
PINMUX_DATA(PD7_DATA, PD7_IN, PD7_OUT, PD7_IN_PU),
|
||||||
|
PINMUX_DATA(PD6_DATA, PD6_IN, PD6_OUT, PD6_IN_PU),
|
||||||
|
PINMUX_DATA(PD5_DATA, PD5_IN, PD5_OUT, PD5_IN_PU),
|
||||||
|
PINMUX_DATA(PD4_DATA, PD4_IN, PD4_OUT, PD4_IN_PU),
|
||||||
|
PINMUX_DATA(PD3_DATA, PD3_IN, PD3_OUT, PD3_IN_PU),
|
||||||
|
PINMUX_DATA(PD2_DATA, PD2_IN, PD2_OUT, PD2_IN_PU),
|
||||||
|
PINMUX_DATA(PD1_DATA, PD1_IN, PD1_OUT, PD1_IN_PU),
|
||||||
|
PINMUX_DATA(PD0_DATA, PD0_IN, PD0_OUT, PD0_IN_PU),
|
||||||
|
|
||||||
|
/* PE GPIO */
|
||||||
|
PINMUX_DATA(PE7_DATA, PE7_IN, PE7_OUT, PE7_IN_PU),
|
||||||
|
PINMUX_DATA(PE6_DATA, PE6_IN, PE6_OUT, PE6_IN_PU),
|
||||||
|
PINMUX_DATA(PE5_DATA, PE5_IN, PE5_OUT, PE5_IN_PU),
|
||||||
|
PINMUX_DATA(PE4_DATA, PE4_IN, PE4_OUT, PE4_IN_PU),
|
||||||
|
PINMUX_DATA(PE3_DATA, PE3_IN, PE3_OUT, PE3_IN_PU),
|
||||||
|
PINMUX_DATA(PE2_DATA, PE2_IN, PE2_OUT, PE2_IN_PU),
|
||||||
|
PINMUX_DATA(PE1_DATA, PE1_IN, PE1_OUT, PE1_IN_PU),
|
||||||
|
PINMUX_DATA(PE0_DATA, PE0_IN, PE0_OUT, PE0_IN_PU),
|
||||||
|
|
||||||
|
/* PF GPIO */
|
||||||
|
PINMUX_DATA(PF7_DATA, PF7_IN, PF7_OUT, PF7_IN_PU),
|
||||||
|
PINMUX_DATA(PF6_DATA, PF6_IN, PF6_OUT, PF6_IN_PU),
|
||||||
|
PINMUX_DATA(PF5_DATA, PF5_IN, PF5_OUT, PF5_IN_PU),
|
||||||
|
PINMUX_DATA(PF4_DATA, PF4_IN, PF4_OUT, PF4_IN_PU),
|
||||||
|
PINMUX_DATA(PF3_DATA, PF3_IN, PF3_OUT, PF3_IN_PU),
|
||||||
|
PINMUX_DATA(PF2_DATA, PF2_IN, PF2_OUT, PF2_IN_PU),
|
||||||
|
PINMUX_DATA(PF1_DATA, PF1_IN, PF1_OUT, PF1_IN_PU),
|
||||||
|
PINMUX_DATA(PF0_DATA, PF0_IN, PF0_OUT, PF0_IN_PU),
|
||||||
|
|
||||||
|
/* PG GPIO */
|
||||||
|
PINMUX_DATA(PG7_DATA, PG7_IN, PG7_OUT, PG7_IN_PU),
|
||||||
|
PINMUX_DATA(PG6_DATA, PG6_IN, PG6_OUT, PG6_IN_PU),
|
||||||
|
PINMUX_DATA(PG5_DATA, PG5_IN, PG5_OUT, PG5_IN_PU),
|
||||||
|
PINMUX_DATA(PG4_DATA, PG4_IN, PG4_OUT, PG4_IN_PU),
|
||||||
|
PINMUX_DATA(PG3_DATA, PG3_IN, PG3_OUT, PG3_IN_PU),
|
||||||
|
PINMUX_DATA(PG2_DATA, PG2_IN, PG2_OUT, PG2_IN_PU),
|
||||||
|
PINMUX_DATA(PG1_DATA, PG1_IN, PG1_OUT, PG1_IN_PU),
|
||||||
|
PINMUX_DATA(PG0_DATA, PG0_IN, PG0_OUT, PG0_IN_PU),
|
||||||
|
|
||||||
|
/* PH GPIO */
|
||||||
|
PINMUX_DATA(PH5_DATA, PH5_IN, PH5_OUT, PH5_IN_PU),
|
||||||
|
PINMUX_DATA(PH4_DATA, PH4_IN, PH4_OUT, PH4_IN_PU),
|
||||||
|
PINMUX_DATA(PH3_DATA, PH3_IN, PH3_OUT, PH3_IN_PU),
|
||||||
|
PINMUX_DATA(PH2_DATA, PH2_IN, PH2_OUT, PH2_IN_PU),
|
||||||
|
PINMUX_DATA(PH1_DATA, PH1_IN, PH1_OUT, PH1_IN_PU),
|
||||||
|
PINMUX_DATA(PH0_DATA, PH0_IN, PH0_OUT, PH0_IN_PU),
|
||||||
|
|
||||||
|
/* PA FN */
|
||||||
|
PINMUX_DATA(D31_MARK, PA7_FN),
|
||||||
|
PINMUX_DATA(D30_MARK, PA6_FN),
|
||||||
|
PINMUX_DATA(D29_MARK, PA5_FN),
|
||||||
|
PINMUX_DATA(D28_MARK, PA4_FN),
|
||||||
|
PINMUX_DATA(D27_MARK, PA3_FN),
|
||||||
|
PINMUX_DATA(D26_MARK, PA2_FN),
|
||||||
|
PINMUX_DATA(D25_MARK, PA1_FN),
|
||||||
|
PINMUX_DATA(D24_MARK, PA0_FN),
|
||||||
|
|
||||||
|
/* PB FN */
|
||||||
|
PINMUX_DATA(D23_MARK, PB7_FN),
|
||||||
|
PINMUX_DATA(D22_MARK, PB6_FN),
|
||||||
|
PINMUX_DATA(D21_MARK, PB5_FN),
|
||||||
|
PINMUX_DATA(D20_MARK, PB4_FN),
|
||||||
|
PINMUX_DATA(D19_MARK, PB3_FN),
|
||||||
|
PINMUX_DATA(D18_MARK, PB2_FN),
|
||||||
|
PINMUX_DATA(D17_MARK, PB1_FN),
|
||||||
|
PINMUX_DATA(D16_MARK, PB0_FN),
|
||||||
|
|
||||||
|
/* PC FN */
|
||||||
|
PINMUX_DATA(BACK_MARK, PC7_FN),
|
||||||
|
PINMUX_DATA(BREQ_MARK, PC6_FN),
|
||||||
|
PINMUX_DATA(WE3_MARK, PC5_FN),
|
||||||
|
PINMUX_DATA(WE2_MARK, PC4_FN),
|
||||||
|
PINMUX_DATA(CS6_MARK, PC3_FN),
|
||||||
|
PINMUX_DATA(CS5_MARK, PC2_FN),
|
||||||
|
PINMUX_DATA(CS4_MARK, PC1_FN),
|
||||||
|
PINMUX_DATA(CLKOUTENB_MARK, PC0_FN),
|
||||||
|
|
||||||
|
/* PD FN */
|
||||||
|
PINMUX_DATA(DACK3_MARK, PD7_FN),
|
||||||
|
PINMUX_DATA(DACK2_MARK, PD6_FN),
|
||||||
|
PINMUX_DATA(DACK1_MARK, PD5_FN),
|
||||||
|
PINMUX_DATA(DACK0_MARK, PD4_FN),
|
||||||
|
PINMUX_DATA(DREQ3_MARK, PD3_FN),
|
||||||
|
PINMUX_DATA(DREQ2_MARK, PD2_FN),
|
||||||
|
PINMUX_DATA(DREQ1_MARK, PD1_FN),
|
||||||
|
PINMUX_DATA(DREQ0_MARK, PD0_FN),
|
||||||
|
|
||||||
|
/* PE FN */
|
||||||
|
PINMUX_DATA(IRQ3_MARK, PE7_FN),
|
||||||
|
PINMUX_DATA(IRQ2_MARK, PE6_FN),
|
||||||
|
PINMUX_DATA(IRQ1_MARK, PE5_FN),
|
||||||
|
PINMUX_DATA(IRQ0_MARK, PE4_FN),
|
||||||
|
PINMUX_DATA(DRAK3_MARK, PE3_FN),
|
||||||
|
PINMUX_DATA(DRAK2_MARK, PE2_FN),
|
||||||
|
PINMUX_DATA(DRAK1_MARK, PE1_FN),
|
||||||
|
PINMUX_DATA(DRAK0_MARK, PE0_FN),
|
||||||
|
|
||||||
|
/* PF FN */
|
||||||
|
PINMUX_DATA(SCK3_MARK, PF7_FN),
|
||||||
|
PINMUX_DATA(SCK2_MARK, PF6_FN),
|
||||||
|
PINMUX_DATA(SCK1_MARK, PF5_FN),
|
||||||
|
PINMUX_DATA(SCK0_MARK, PF4_FN),
|
||||||
|
PINMUX_DATA(IRL3_MARK, PF3_FN),
|
||||||
|
PINMUX_DATA(IRL2_MARK, PF2_FN),
|
||||||
|
PINMUX_DATA(IRL1_MARK, PF1_FN),
|
||||||
|
PINMUX_DATA(IRL0_MARK, PF0_FN),
|
||||||
|
|
||||||
|
/* PG FN */
|
||||||
|
PINMUX_DATA(TXD3_MARK, PG7_FN),
|
||||||
|
PINMUX_DATA(TXD2_MARK, PG6_FN),
|
||||||
|
PINMUX_DATA(TXD1_MARK, PG5_FN),
|
||||||
|
PINMUX_DATA(TXD0_MARK, PG4_FN),
|
||||||
|
PINMUX_DATA(RXD3_MARK, PG3_FN),
|
||||||
|
PINMUX_DATA(RXD2_MARK, PG2_FN),
|
||||||
|
PINMUX_DATA(RXD1_MARK, PG1_FN),
|
||||||
|
PINMUX_DATA(RXD0_MARK, PG0_FN),
|
||||||
|
|
||||||
|
/* PH FN */
|
||||||
|
PINMUX_DATA(CE2B_MARK, PH5_FN),
|
||||||
|
PINMUX_DATA(CE2A_MARK, PH4_FN),
|
||||||
|
PINMUX_DATA(IOIS16_MARK, PH3_FN),
|
||||||
|
PINMUX_DATA(STATUS1_MARK, PH2_FN),
|
||||||
|
PINMUX_DATA(STATUS0_MARK, PH1_FN),
|
||||||
|
PINMUX_DATA(IRQOUT_MARK, PH0_FN),
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct pinmux_gpio shx3_pinmux_gpios[] = {
|
||||||
|
/* PA */
|
||||||
|
PINMUX_GPIO(GPIO_PA7, PA7_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PA6, PA6_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PA5, PA5_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PA4, PA4_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PA3, PA3_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PA2, PA2_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PA1, PA1_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PA0, PA0_DATA),
|
||||||
|
|
||||||
|
/* PB */
|
||||||
|
PINMUX_GPIO(GPIO_PB7, PB7_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PB6, PB6_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PB5, PB5_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PB4, PB4_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PB3, PB3_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PB2, PB2_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PB1, PB1_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PB0, PB0_DATA),
|
||||||
|
|
||||||
|
/* PC */
|
||||||
|
PINMUX_GPIO(GPIO_PC7, PC7_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PC6, PC6_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PC5, PC5_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PC4, PC4_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PC3, PC3_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PC2, PC2_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PC1, PC1_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PC0, PC0_DATA),
|
||||||
|
|
||||||
|
/* PD */
|
||||||
|
PINMUX_GPIO(GPIO_PD7, PD7_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PD6, PD6_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PD5, PD5_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PD4, PD4_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PD3, PD3_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PD2, PD2_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PD1, PD1_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PD0, PD0_DATA),
|
||||||
|
|
||||||
|
/* PE */
|
||||||
|
PINMUX_GPIO(GPIO_PE7, PE7_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PE6, PE6_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PE5, PE5_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PE4, PE4_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PE3, PE3_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PE2, PE2_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PE1, PE1_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PE0, PE0_DATA),
|
||||||
|
|
||||||
|
/* PF */
|
||||||
|
PINMUX_GPIO(GPIO_PF7, PF7_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PF6, PF6_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PF5, PF5_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PF4, PF4_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PF3, PF3_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PF2, PF2_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PF1, PF1_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PF0, PF0_DATA),
|
||||||
|
|
||||||
|
/* PG */
|
||||||
|
PINMUX_GPIO(GPIO_PG7, PG7_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PG6, PG6_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PG5, PG5_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PG4, PG4_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PG3, PG3_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PG2, PG2_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PG1, PG1_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PG0, PG0_DATA),
|
||||||
|
|
||||||
|
/* PH */
|
||||||
|
PINMUX_GPIO(GPIO_PH5, PH5_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PH4, PH4_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PH3, PH3_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PH2, PH2_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PH1, PH1_DATA),
|
||||||
|
PINMUX_GPIO(GPIO_PH0, PH0_DATA),
|
||||||
|
|
||||||
|
/* FN */
|
||||||
|
PINMUX_GPIO(GPIO_FN_D31, D31_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_D30, D30_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_D29, D29_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_D28, D28_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_D27, D27_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_D26, D26_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_D25, D25_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_D24, D24_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_D23, D23_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_D22, D22_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_D21, D21_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_D20, D20_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_D19, D19_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_D18, D18_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_D17, D17_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_D16, D16_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_BACK, BACK_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_BREQ, BREQ_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_WE3, WE3_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_WE2, WE2_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_CS6, CS6_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_CS5, CS5_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_CS4, CS4_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_CLKOUTENB, CLKOUTENB_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DACK3, DACK3_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DACK2, DACK2_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DACK1, DACK1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DACK0, DACK0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DREQ3, DREQ3_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DREQ2, DREQ2_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DREQ1, DREQ1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DREQ0, DREQ0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_IRQ3, IRQ3_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_IRQ2, IRQ2_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_IRQ1, IRQ1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_IRQ0, IRQ0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DRAK3, DRAK3_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DRAK2, DRAK2_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DRAK1, DRAK1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_DRAK0, DRAK0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCK3, SCK3_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCK2, SCK2_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCK1, SCK1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_SCK0, SCK0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_IRL3, IRL3_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_IRL2, IRL2_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_IRL1, IRL1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_IRL0, IRL0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_TXD3, TXD3_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_TXD2, TXD2_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_TXD1, TXD1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_TXD0, TXD0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_RXD3, RXD3_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_RXD2, RXD2_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_RXD1, RXD1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_RXD0, RXD0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_CE2B, CE2B_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_CE2A, CE2A_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_IOIS16, IOIS16_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_STATUS1, STATUS1_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_STATUS0, STATUS0_MARK),
|
||||||
|
PINMUX_GPIO(GPIO_FN_IRQOUT, IRQOUT_MARK),
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct pinmux_cfg_reg shx3_pinmux_config_regs[] = {
|
||||||
|
{ PINMUX_CFG_REG("PABCR", 0xffc70000, 32, 2) {
|
||||||
|
PA7_FN, PA7_OUT, PA7_IN, PA7_IN_PU,
|
||||||
|
PA6_FN, PA6_OUT, PA6_IN, PA6_IN_PU,
|
||||||
|
PA5_FN, PA5_OUT, PA5_IN, PA5_IN_PU,
|
||||||
|
PA4_FN, PA4_OUT, PA4_IN, PA4_IN_PU,
|
||||||
|
PA3_FN, PA3_OUT, PA3_IN, PA3_IN_PU,
|
||||||
|
PA2_FN, PA2_OUT, PA2_IN, PA2_IN_PU,
|
||||||
|
PA1_FN, PA1_OUT, PA1_IN, PA1_IN_PU,
|
||||||
|
PA0_FN, PA0_OUT, PA0_IN, PA0_IN_PU,
|
||||||
|
PB7_FN, PB7_OUT, PB7_IN, PB7_IN_PU,
|
||||||
|
PB6_FN, PB6_OUT, PB6_IN, PB6_IN_PU,
|
||||||
|
PB5_FN, PB5_OUT, PB5_IN, PB5_IN_PU,
|
||||||
|
PB4_FN, PB4_OUT, PB4_IN, PB4_IN_PU,
|
||||||
|
PB3_FN, PB3_OUT, PB3_IN, PB3_IN_PU,
|
||||||
|
PB2_FN, PB2_OUT, PB2_IN, PB2_IN_PU,
|
||||||
|
PB1_FN, PB1_OUT, PB1_IN, PB1_IN_PU,
|
||||||
|
PB0_FN, PB0_OUT, PB0_IN, PB0_IN_PU, },
|
||||||
|
},
|
||||||
|
{ PINMUX_CFG_REG("PCDCR", 0xffc70004, 32, 2) {
|
||||||
|
PC7_FN, PC7_OUT, PC7_IN, PC7_IN_PU,
|
||||||
|
PC6_FN, PC6_OUT, PC6_IN, PC6_IN_PU,
|
||||||
|
PC5_FN, PC5_OUT, PC5_IN, PC5_IN_PU,
|
||||||
|
PC4_FN, PC4_OUT, PC4_IN, PC4_IN_PU,
|
||||||
|
PC3_FN, PC3_OUT, PC3_IN, PC3_IN_PU,
|
||||||
|
PC2_FN, PC2_OUT, PC2_IN, PC2_IN_PU,
|
||||||
|
PC1_FN, PC1_OUT, PC1_IN, PC1_IN_PU,
|
||||||
|
PC0_FN, PC0_OUT, PC0_IN, PC0_IN_PU,
|
||||||
|
PD7_FN, PD7_OUT, PD7_IN, PD7_IN_PU,
|
||||||
|
PD6_FN, PD6_OUT, PD6_IN, PD6_IN_PU,
|
||||||
|
PD5_FN, PD5_OUT, PD5_IN, PD5_IN_PU,
|
||||||
|
PD4_FN, PD4_OUT, PD4_IN, PD4_IN_PU,
|
||||||
|
PD3_FN, PD3_OUT, PD3_IN, PD3_IN_PU,
|
||||||
|
PD2_FN, PD2_OUT, PD2_IN, PD2_IN_PU,
|
||||||
|
PD1_FN, PD1_OUT, PD1_IN, PD1_IN_PU,
|
||||||
|
PD0_FN, PD0_OUT, PD0_IN, PD0_IN_PU, },
|
||||||
|
},
|
||||||
|
{ PINMUX_CFG_REG("PEFCR", 0xffc70008, 32, 2) {
|
||||||
|
PE7_FN, PE7_OUT, PE7_IN, PE7_IN_PU,
|
||||||
|
PE6_FN, PE6_OUT, PE6_IN, PE6_IN_PU,
|
||||||
|
PE5_FN, PE5_OUT, PE5_IN, PE5_IN_PU,
|
||||||
|
PE4_FN, PE4_OUT, PE4_IN, PE4_IN_PU,
|
||||||
|
PE3_FN, PE3_OUT, PE3_IN, PE3_IN_PU,
|
||||||
|
PE2_FN, PE2_OUT, PE2_IN, PE2_IN_PU,
|
||||||
|
PE1_FN, PE1_OUT, PE1_IN, PE1_IN_PU,
|
||||||
|
PE0_FN, PE0_OUT, PE0_IN, PE0_IN_PU,
|
||||||
|
PF7_FN, PF7_OUT, PF7_IN, PF7_IN_PU,
|
||||||
|
PF6_FN, PF6_OUT, PF6_IN, PF6_IN_PU,
|
||||||
|
PF5_FN, PF5_OUT, PF5_IN, PF5_IN_PU,
|
||||||
|
PF4_FN, PF4_OUT, PF4_IN, PF4_IN_PU,
|
||||||
|
PF3_FN, PF3_OUT, PF3_IN, PF3_IN_PU,
|
||||||
|
PF2_FN, PF2_OUT, PF2_IN, PF2_IN_PU,
|
||||||
|
PF1_FN, PF1_OUT, PF1_IN, PF1_IN_PU,
|
||||||
|
PF0_FN, PF0_OUT, PF0_IN, PF0_IN_PU, },
|
||||||
|
},
|
||||||
|
{ PINMUX_CFG_REG("PGHCR", 0xffc7000c, 32, 2) {
|
||||||
|
PG7_FN, PG7_OUT, PG7_IN, PG7_IN_PU,
|
||||||
|
PG6_FN, PG6_OUT, PG6_IN, PG6_IN_PU,
|
||||||
|
PG5_FN, PG5_OUT, PG5_IN, PG5_IN_PU,
|
||||||
|
PG4_FN, PG4_OUT, PG4_IN, PG4_IN_PU,
|
||||||
|
PG3_FN, PG3_OUT, PG3_IN, PG3_IN_PU,
|
||||||
|
PG2_FN, PG2_OUT, PG2_IN, PG2_IN_PU,
|
||||||
|
PG1_FN, PG1_OUT, PG1_IN, PG1_IN_PU,
|
||||||
|
PG0_FN, PG0_OUT, PG0_IN, PG0_IN_PU,
|
||||||
|
0, 0, 0, 0,
|
||||||
|
0, 0, 0, 0,
|
||||||
|
PH5_FN, PH5_OUT, PH5_IN, PH5_IN_PU,
|
||||||
|
PH4_FN, PH4_OUT, PH4_IN, PH4_IN_PU,
|
||||||
|
PH3_FN, PH3_OUT, PH3_IN, PH3_IN_PU,
|
||||||
|
PH2_FN, PH2_OUT, PH2_IN, PH2_IN_PU,
|
||||||
|
PH1_FN, PH1_OUT, PH1_IN, PH1_IN_PU,
|
||||||
|
PH0_FN, PH0_OUT, PH0_IN, PH0_IN_PU, },
|
||||||
|
},
|
||||||
|
{ },
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct pinmux_data_reg shx3_pinmux_data_regs[] = {
|
||||||
|
{ PINMUX_DATA_REG("PABDR", 0xffc70010, 32) {
|
||||||
|
0, 0, 0, 0, 0, 0, 0, 0,
|
||||||
|
PA7_DATA, PA6_DATA, PA5_DATA, PA4_DATA,
|
||||||
|
PA3_DATA, PA2_DATA, PA1_DATA, PA0_DATA,
|
||||||
|
0, 0, 0, 0, 0, 0, 0, 0,
|
||||||
|
PB7_DATA, PB6_DATA, PB5_DATA, PB4_DATA,
|
||||||
|
PB3_DATA, PB2_DATA, PB1_DATA, PB0_DATA, },
|
||||||
|
},
|
||||||
|
{ PINMUX_DATA_REG("PCDDR", 0xffc70014, 32) {
|
||||||
|
0, 0, 0, 0, 0, 0, 0, 0,
|
||||||
|
PC7_DATA, PC6_DATA, PC5_DATA, PC4_DATA,
|
||||||
|
PC3_DATA, PC2_DATA, PC1_DATA, PC0_DATA,
|
||||||
|
0, 0, 0, 0, 0, 0, 0, 0,
|
||||||
|
PD7_DATA, PD6_DATA, PD5_DATA, PD4_DATA,
|
||||||
|
PD3_DATA, PD2_DATA, PD1_DATA, PD0_DATA, },
|
||||||
|
},
|
||||||
|
{ PINMUX_DATA_REG("PEFDR", 0xffc70018, 32) {
|
||||||
|
0, 0, 0, 0, 0, 0, 0, 0,
|
||||||
|
PE7_DATA, PE6_DATA, PE5_DATA, PE4_DATA,
|
||||||
|
PE3_DATA, PE2_DATA, PE1_DATA, PE0_DATA,
|
||||||
|
0, 0, 0, 0, 0, 0, 0, 0,
|
||||||
|
PF7_DATA, PF6_DATA, PF5_DATA, PF4_DATA,
|
||||||
|
PF3_DATA, PF2_DATA, PF1_DATA, PF0_DATA, },
|
||||||
|
},
|
||||||
|
{ PINMUX_DATA_REG("PGHDR", 0xffc7001c, 32) {
|
||||||
|
0, 0, 0, 0, 0, 0, 0, 0,
|
||||||
|
PG7_DATA, PG6_DATA, PG5_DATA, PG4_DATA,
|
||||||
|
PG3_DATA, PG2_DATA, PG1_DATA, PG0_DATA,
|
||||||
|
0, 0, 0, 0, 0, 0, 0, 0,
|
||||||
|
0, 0, PH5_DATA, PH4_DATA,
|
||||||
|
PH3_DATA, PH2_DATA, PH1_DATA, PH0_DATA, },
|
||||||
|
},
|
||||||
|
{ },
|
||||||
|
};
|
||||||
|
|
||||||
|
struct sh_pfc_soc_info shx3_pinmux_info = {
|
||||||
|
.name = "shx3_pfc",
|
||||||
|
.reserved_id = PINMUX_RESERVED,
|
||||||
|
.data = { PINMUX_DATA_BEGIN, PINMUX_DATA_END },
|
||||||
|
.input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END },
|
||||||
|
.input_pu = { PINMUX_INPUT_PULLUP_BEGIN,
|
||||||
|
PINMUX_INPUT_PULLUP_END },
|
||||||
|
.output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END },
|
||||||
|
.mark = { PINMUX_MARK_BEGIN, PINMUX_MARK_END },
|
||||||
|
.function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
|
||||||
|
.first_gpio = GPIO_PA7,
|
||||||
|
.last_gpio = GPIO_FN_STATUS0,
|
||||||
|
.gpios = shx3_pinmux_gpios,
|
||||||
|
.gpio_data = shx3_pinmux_data,
|
||||||
|
.gpio_data_size = ARRAY_SIZE(shx3_pinmux_data),
|
||||||
|
.cfg_regs = shx3_pinmux_config_regs,
|
||||||
|
.data_regs = shx3_pinmux_data_regs,
|
||||||
|
};
|
|
@ -7,22 +7,23 @@
|
||||||
* License. See the file "COPYING" in the main directory of this archive
|
* License. See the file "COPYING" in the main directory of this archive
|
||||||
* for more details.
|
* for more details.
|
||||||
*/
|
*/
|
||||||
#define DRV_NAME "pinctrl-sh_pfc"
|
|
||||||
|
|
||||||
#define pr_fmt(fmt) DRV_NAME " " KBUILD_MODNAME ": " fmt
|
#define DRV_NAME "sh-pfc"
|
||||||
|
#define pr_fmt(fmt) KBUILD_MODNAME " pinctrl: " fmt
|
||||||
|
|
||||||
|
#include <linux/device.h>
|
||||||
|
#include <linux/err.h>
|
||||||
#include <linux/init.h>
|
#include <linux/init.h>
|
||||||
#include <linux/module.h>
|
#include <linux/module.h>
|
||||||
#include <linux/sh_pfc.h>
|
#include <linux/pinctrl/consumer.h>
|
||||||
#include <linux/err.h>
|
#include <linux/pinctrl/pinconf.h>
|
||||||
|
#include <linux/pinctrl/pinconf-generic.h>
|
||||||
|
#include <linux/pinctrl/pinctrl.h>
|
||||||
|
#include <linux/pinctrl/pinmux.h>
|
||||||
#include <linux/slab.h>
|
#include <linux/slab.h>
|
||||||
#include <linux/spinlock.h>
|
#include <linux/spinlock.h>
|
||||||
#include <linux/platform_device.h>
|
|
||||||
#include <linux/pinctrl/consumer.h>
|
#include "core.h"
|
||||||
#include <linux/pinctrl/pinctrl.h>
|
|
||||||
#include <linux/pinctrl/pinconf.h>
|
|
||||||
#include <linux/pinctrl/pinmux.h>
|
|
||||||
#include <linux/pinctrl/pinconf-generic.h>
|
|
||||||
|
|
||||||
struct sh_pfc_pinctrl {
|
struct sh_pfc_pinctrl {
|
||||||
struct pinctrl_dev *pctl;
|
struct pinctrl_dev *pctl;
|
||||||
|
@ -37,8 +38,6 @@ struct sh_pfc_pinctrl {
|
||||||
spinlock_t lock;
|
spinlock_t lock;
|
||||||
};
|
};
|
||||||
|
|
||||||
static struct sh_pfc_pinctrl *sh_pfc_pmx;
|
|
||||||
|
|
||||||
static int sh_pfc_get_groups_count(struct pinctrl_dev *pctldev)
|
static int sh_pfc_get_groups_count(struct pinctrl_dev *pctldev)
|
||||||
{
|
{
|
||||||
struct sh_pfc_pinctrl *pmx = pinctrl_dev_get_drvdata(pctldev);
|
struct sh_pfc_pinctrl *pmx = pinctrl_dev_get_drvdata(pctldev);
|
||||||
|
@ -116,7 +115,7 @@ static void sh_pfc_noop_disable(struct pinctrl_dev *pctldev, unsigned func,
|
||||||
{
|
{
|
||||||
}
|
}
|
||||||
|
|
||||||
static inline int sh_pfc_config_function(struct sh_pfc *pfc, unsigned offset)
|
static int sh_pfc_config_function(struct sh_pfc *pfc, unsigned offset)
|
||||||
{
|
{
|
||||||
if (sh_pfc_config_gpio(pfc, offset,
|
if (sh_pfc_config_gpio(pfc, offset,
|
||||||
PINMUX_TYPE_FUNCTION,
|
PINMUX_TYPE_FUNCTION,
|
||||||
|
@ -140,7 +139,7 @@ static int sh_pfc_reconfig_pin(struct sh_pfc *pfc, unsigned offset,
|
||||||
|
|
||||||
spin_lock_irqsave(&pfc->lock, flags);
|
spin_lock_irqsave(&pfc->lock, flags);
|
||||||
|
|
||||||
pinmux_type = pfc->gpios[offset].flags & PINMUX_FLAG_TYPE;
|
pinmux_type = pfc->info->gpios[offset].flags & PINMUX_FLAG_TYPE;
|
||||||
|
|
||||||
/*
|
/*
|
||||||
* See if the present config needs to first be de-configured.
|
* See if the present config needs to first be de-configured.
|
||||||
|
@ -172,8 +171,8 @@ static int sh_pfc_reconfig_pin(struct sh_pfc *pfc, unsigned offset,
|
||||||
GPIO_CFG_REQ) != 0)
|
GPIO_CFG_REQ) != 0)
|
||||||
goto err;
|
goto err;
|
||||||
|
|
||||||
pfc->gpios[offset].flags &= ~PINMUX_FLAG_TYPE;
|
pfc->info->gpios[offset].flags &= ~PINMUX_FLAG_TYPE;
|
||||||
pfc->gpios[offset].flags |= new_type;
|
pfc->info->gpios[offset].flags |= new_type;
|
||||||
|
|
||||||
ret = 0;
|
ret = 0;
|
||||||
|
|
||||||
|
@ -195,7 +194,7 @@ static int sh_pfc_gpio_request_enable(struct pinctrl_dev *pctldev,
|
||||||
|
|
||||||
spin_lock_irqsave(&pfc->lock, flags);
|
spin_lock_irqsave(&pfc->lock, flags);
|
||||||
|
|
||||||
pinmux_type = pfc->gpios[offset].flags & PINMUX_FLAG_TYPE;
|
pinmux_type = pfc->info->gpios[offset].flags & PINMUX_FLAG_TYPE;
|
||||||
|
|
||||||
switch (pinmux_type) {
|
switch (pinmux_type) {
|
||||||
case PINMUX_TYPE_FUNCTION:
|
case PINMUX_TYPE_FUNCTION:
|
||||||
|
@ -236,7 +235,7 @@ static void sh_pfc_gpio_disable_free(struct pinctrl_dev *pctldev,
|
||||||
|
|
||||||
spin_lock_irqsave(&pfc->lock, flags);
|
spin_lock_irqsave(&pfc->lock, flags);
|
||||||
|
|
||||||
pinmux_type = pfc->gpios[offset].flags & PINMUX_FLAG_TYPE;
|
pinmux_type = pfc->info->gpios[offset].flags & PINMUX_FLAG_TYPE;
|
||||||
|
|
||||||
sh_pfc_config_gpio(pfc, offset, pinmux_type, GPIO_CFG_FREE);
|
sh_pfc_config_gpio(pfc, offset, pinmux_type, GPIO_CFG_FREE);
|
||||||
|
|
||||||
|
@ -270,7 +269,7 @@ static int sh_pfc_pinconf_get(struct pinctrl_dev *pctldev, unsigned pin,
|
||||||
struct sh_pfc_pinctrl *pmx = pinctrl_dev_get_drvdata(pctldev);
|
struct sh_pfc_pinctrl *pmx = pinctrl_dev_get_drvdata(pctldev);
|
||||||
struct sh_pfc *pfc = pmx->pfc;
|
struct sh_pfc *pfc = pmx->pfc;
|
||||||
|
|
||||||
*config = pfc->gpios[pin].flags & PINMUX_FLAG_TYPE;
|
*config = pfc->info->gpios[pin].flags & PINMUX_FLAG_TYPE;
|
||||||
|
|
||||||
return 0;
|
return 0;
|
||||||
}
|
}
|
||||||
|
@ -328,10 +327,8 @@ static struct pinctrl_desc sh_pfc_pinctrl_desc = {
|
||||||
.confops = &sh_pfc_pinconf_ops,
|
.confops = &sh_pfc_pinconf_ops,
|
||||||
};
|
};
|
||||||
|
|
||||||
static inline void sh_pfc_map_one_gpio(struct sh_pfc *pfc,
|
static void sh_pfc_map_one_gpio(struct sh_pfc *pfc, struct sh_pfc_pinctrl *pmx,
|
||||||
struct sh_pfc_pinctrl *pmx,
|
struct pinmux_gpio *gpio, unsigned offset)
|
||||||
struct pinmux_gpio *gpio,
|
|
||||||
unsigned offset)
|
|
||||||
{
|
{
|
||||||
struct pinmux_data_reg *dummy;
|
struct pinmux_data_reg *dummy;
|
||||||
unsigned long flags;
|
unsigned long flags;
|
||||||
|
@ -356,9 +353,9 @@ static int sh_pfc_map_gpios(struct sh_pfc *pfc, struct sh_pfc_pinctrl *pmx)
|
||||||
unsigned long flags;
|
unsigned long flags;
|
||||||
int i;
|
int i;
|
||||||
|
|
||||||
pmx->nr_pads = pfc->last_gpio - pfc->first_gpio + 1;
|
pmx->nr_pads = pfc->info->last_gpio - pfc->info->first_gpio + 1;
|
||||||
|
|
||||||
pmx->pads = kmalloc(sizeof(struct pinctrl_pin_desc) * pmx->nr_pads,
|
pmx->pads = devm_kzalloc(pfc->dev, sizeof(*pmx->pads) * pmx->nr_pads,
|
||||||
GFP_KERNEL);
|
GFP_KERNEL);
|
||||||
if (unlikely(!pmx->pads)) {
|
if (unlikely(!pmx->pads)) {
|
||||||
pmx->nr_pads = 0;
|
pmx->nr_pads = 0;
|
||||||
|
@ -375,9 +372,9 @@ static int sh_pfc_map_gpios(struct sh_pfc *pfc, struct sh_pfc_pinctrl *pmx)
|
||||||
*/
|
*/
|
||||||
for (i = 0; i < pmx->nr_pads; i++) {
|
for (i = 0; i < pmx->nr_pads; i++) {
|
||||||
struct pinctrl_pin_desc *pin = pmx->pads + i;
|
struct pinctrl_pin_desc *pin = pmx->pads + i;
|
||||||
struct pinmux_gpio *gpio = pfc->gpios + i;
|
struct pinmux_gpio *gpio = pfc->info->gpios + i;
|
||||||
|
|
||||||
pin->number = pfc->first_gpio + i;
|
pin->number = pfc->info->first_gpio + i;
|
||||||
pin->name = gpio->name;
|
pin->name = gpio->name;
|
||||||
|
|
||||||
/* XXX */
|
/* XXX */
|
||||||
|
@ -400,15 +397,15 @@ static int sh_pfc_map_functions(struct sh_pfc *pfc, struct sh_pfc_pinctrl *pmx)
|
||||||
unsigned long flags;
|
unsigned long flags;
|
||||||
int i, fn;
|
int i, fn;
|
||||||
|
|
||||||
pmx->functions = kzalloc(pmx->nr_functions * sizeof(void *),
|
pmx->functions = devm_kzalloc(pfc->dev, pmx->nr_functions *
|
||||||
GFP_KERNEL);
|
sizeof(*pmx->functions), GFP_KERNEL);
|
||||||
if (unlikely(!pmx->functions))
|
if (unlikely(!pmx->functions))
|
||||||
return -ENOMEM;
|
return -ENOMEM;
|
||||||
|
|
||||||
spin_lock_irqsave(&pmx->lock, flags);
|
spin_lock_irqsave(&pmx->lock, flags);
|
||||||
|
|
||||||
for (i = fn = 0; i < pmx->nr_pads; i++) {
|
for (i = fn = 0; i < pmx->nr_pads; i++) {
|
||||||
struct pinmux_gpio *gpio = pfc->gpios + i;
|
struct pinmux_gpio *gpio = pfc->info->gpios + i;
|
||||||
|
|
||||||
if ((gpio->flags & PINMUX_FLAG_TYPE) == PINMUX_TYPE_FUNCTION)
|
if ((gpio->flags & PINMUX_FLAG_TYPE) == PINMUX_TYPE_FUNCTION)
|
||||||
pmx->functions[fn++] = gpio;
|
pmx->functions[fn++] = gpio;
|
||||||
|
@ -419,109 +416,48 @@ static int sh_pfc_map_functions(struct sh_pfc *pfc, struct sh_pfc_pinctrl *pmx)
|
||||||
return 0;
|
return 0;
|
||||||
}
|
}
|
||||||
|
|
||||||
static int sh_pfc_pinctrl_probe(struct platform_device *pdev)
|
int sh_pfc_register_pinctrl(struct sh_pfc *pfc)
|
||||||
{
|
{
|
||||||
struct sh_pfc *pfc;
|
struct sh_pfc_pinctrl *pmx;
|
||||||
int ret;
|
int ret;
|
||||||
|
|
||||||
if (unlikely(!sh_pfc_pmx))
|
pmx = devm_kzalloc(pfc->dev, sizeof(*pmx), GFP_KERNEL);
|
||||||
return -ENODEV;
|
if (unlikely(!pmx))
|
||||||
|
return -ENOMEM;
|
||||||
|
|
||||||
pfc = sh_pfc_pmx->pfc;
|
spin_lock_init(&pmx->lock);
|
||||||
|
|
||||||
ret = sh_pfc_map_gpios(pfc, sh_pfc_pmx);
|
pmx->pfc = pfc;
|
||||||
|
pfc->pinctrl = pmx;
|
||||||
|
|
||||||
|
ret = sh_pfc_map_gpios(pfc, pmx);
|
||||||
if (unlikely(ret != 0))
|
if (unlikely(ret != 0))
|
||||||
return ret;
|
return ret;
|
||||||
|
|
||||||
ret = sh_pfc_map_functions(pfc, sh_pfc_pmx);
|
ret = sh_pfc_map_functions(pfc, pmx);
|
||||||
if (unlikely(ret != 0))
|
if (unlikely(ret != 0))
|
||||||
goto free_pads;
|
return ret;
|
||||||
|
|
||||||
sh_pfc_pmx->pctl = pinctrl_register(&sh_pfc_pinctrl_desc, &pdev->dev,
|
pmx->pctl = pinctrl_register(&sh_pfc_pinctrl_desc, pfc->dev, pmx);
|
||||||
sh_pfc_pmx);
|
if (IS_ERR(pmx->pctl))
|
||||||
if (IS_ERR(sh_pfc_pmx->pctl)) {
|
return PTR_ERR(pmx->pctl);
|
||||||
ret = PTR_ERR(sh_pfc_pmx->pctl);
|
|
||||||
goto free_functions;
|
|
||||||
}
|
|
||||||
|
|
||||||
sh_pfc_gpio_range.npins = pfc->last_gpio - pfc->first_gpio + 1;
|
sh_pfc_gpio_range.npins = pfc->info->last_gpio
|
||||||
sh_pfc_gpio_range.base = pfc->first_gpio;
|
- pfc->info->first_gpio + 1;
|
||||||
sh_pfc_gpio_range.pin_base = pfc->first_gpio;
|
sh_pfc_gpio_range.base = pfc->info->first_gpio;
|
||||||
|
sh_pfc_gpio_range.pin_base = pfc->info->first_gpio;
|
||||||
|
|
||||||
pinctrl_add_gpio_range(sh_pfc_pmx->pctl, &sh_pfc_gpio_range);
|
pinctrl_add_gpio_range(pmx->pctl, &sh_pfc_gpio_range);
|
||||||
|
|
||||||
platform_set_drvdata(pdev, sh_pfc_pmx);
|
|
||||||
|
|
||||||
return 0;
|
return 0;
|
||||||
|
|
||||||
free_functions:
|
|
||||||
kfree(sh_pfc_pmx->functions);
|
|
||||||
free_pads:
|
|
||||||
kfree(sh_pfc_pmx->pads);
|
|
||||||
kfree(sh_pfc_pmx);
|
|
||||||
|
|
||||||
return ret;
|
|
||||||
}
|
}
|
||||||
|
|
||||||
static int sh_pfc_pinctrl_remove(struct platform_device *pdev)
|
int sh_pfc_unregister_pinctrl(struct sh_pfc *pfc)
|
||||||
{
|
{
|
||||||
struct sh_pfc_pinctrl *pmx = platform_get_drvdata(pdev);
|
struct sh_pfc_pinctrl *pmx = pfc->pinctrl;
|
||||||
|
|
||||||
pinctrl_unregister(pmx->pctl);
|
pinctrl_unregister(pmx->pctl);
|
||||||
|
|
||||||
platform_set_drvdata(pdev, NULL);
|
pfc->pinctrl = NULL;
|
||||||
|
|
||||||
kfree(sh_pfc_pmx->functions);
|
|
||||||
kfree(sh_pfc_pmx->pads);
|
|
||||||
kfree(sh_pfc_pmx);
|
|
||||||
|
|
||||||
return 0;
|
return 0;
|
||||||
}
|
}
|
||||||
|
|
||||||
static struct platform_driver sh_pfc_pinctrl_driver = {
|
|
||||||
.probe = sh_pfc_pinctrl_probe,
|
|
||||||
.remove = sh_pfc_pinctrl_remove,
|
|
||||||
.driver = {
|
|
||||||
.name = DRV_NAME,
|
|
||||||
.owner = THIS_MODULE,
|
|
||||||
},
|
|
||||||
};
|
|
||||||
|
|
||||||
static struct platform_device sh_pfc_pinctrl_device = {
|
|
||||||
.name = DRV_NAME,
|
|
||||||
.id = -1,
|
|
||||||
};
|
|
||||||
|
|
||||||
static int sh_pfc_pinctrl_init(void)
|
|
||||||
{
|
|
||||||
int rc;
|
|
||||||
|
|
||||||
rc = platform_driver_register(&sh_pfc_pinctrl_driver);
|
|
||||||
if (likely(!rc)) {
|
|
||||||
rc = platform_device_register(&sh_pfc_pinctrl_device);
|
|
||||||
if (unlikely(rc))
|
|
||||||
platform_driver_unregister(&sh_pfc_pinctrl_driver);
|
|
||||||
}
|
|
||||||
|
|
||||||
return rc;
|
|
||||||
}
|
|
||||||
|
|
||||||
int sh_pfc_register_pinctrl(struct sh_pfc *pfc)
|
|
||||||
{
|
|
||||||
sh_pfc_pmx = kzalloc(sizeof(struct sh_pfc_pinctrl), GFP_KERNEL);
|
|
||||||
if (unlikely(!sh_pfc_pmx))
|
|
||||||
return -ENOMEM;
|
|
||||||
|
|
||||||
spin_lock_init(&sh_pfc_pmx->lock);
|
|
||||||
|
|
||||||
sh_pfc_pmx->pfc = pfc;
|
|
||||||
|
|
||||||
return sh_pfc_pinctrl_init();
|
|
||||||
}
|
|
||||||
EXPORT_SYMBOL_GPL(sh_pfc_register_pinctrl);
|
|
||||||
|
|
||||||
static void __exit sh_pfc_pinctrl_exit(void)
|
|
||||||
{
|
|
||||||
platform_driver_unregister(&sh_pfc_pinctrl_driver);
|
|
||||||
}
|
|
||||||
module_exit(sh_pfc_pinctrl_exit);
|
|
|
@ -88,13 +88,7 @@ struct pinmux_range {
|
||||||
pinmux_enum_t force;
|
pinmux_enum_t force;
|
||||||
};
|
};
|
||||||
|
|
||||||
struct pfc_window {
|
struct sh_pfc_soc_info {
|
||||||
phys_addr_t phys;
|
|
||||||
void __iomem *virt;
|
|
||||||
unsigned long size;
|
|
||||||
};
|
|
||||||
|
|
||||||
struct sh_pfc {
|
|
||||||
char *name;
|
char *name;
|
||||||
pinmux_enum_t reserved_id;
|
pinmux_enum_t reserved_id;
|
||||||
struct pinmux_range data;
|
struct pinmux_range data;
|
||||||
|
@ -117,44 +111,9 @@ struct sh_pfc {
|
||||||
struct pinmux_irq *gpio_irq;
|
struct pinmux_irq *gpio_irq;
|
||||||
unsigned int gpio_irq_size;
|
unsigned int gpio_irq_size;
|
||||||
|
|
||||||
spinlock_t lock;
|
|
||||||
|
|
||||||
struct resource *resource;
|
|
||||||
unsigned int num_resources;
|
|
||||||
struct pfc_window *window;
|
|
||||||
|
|
||||||
unsigned long unlock_reg;
|
unsigned long unlock_reg;
|
||||||
};
|
};
|
||||||
|
|
||||||
/* XXX compat for now */
|
|
||||||
#define pinmux_info sh_pfc
|
|
||||||
|
|
||||||
/* drivers/sh/pfc/gpio.c */
|
|
||||||
int sh_pfc_register_gpiochip(struct sh_pfc *pfc);
|
|
||||||
|
|
||||||
/* drivers/sh/pfc/pinctrl.c */
|
|
||||||
int sh_pfc_register_pinctrl(struct sh_pfc *pfc);
|
|
||||||
|
|
||||||
/* drivers/sh/pfc/core.c */
|
|
||||||
int register_sh_pfc(struct sh_pfc *pfc);
|
|
||||||
|
|
||||||
int sh_pfc_read_bit(struct pinmux_data_reg *dr, unsigned long in_pos);
|
|
||||||
void sh_pfc_write_bit(struct pinmux_data_reg *dr, unsigned long in_pos,
|
|
||||||
unsigned long value);
|
|
||||||
int sh_pfc_get_data_reg(struct sh_pfc *pfc, unsigned gpio,
|
|
||||||
struct pinmux_data_reg **drp, int *bitp);
|
|
||||||
int sh_pfc_gpio_to_enum(struct sh_pfc *pfc, unsigned gpio, int pos,
|
|
||||||
pinmux_enum_t *enum_idp);
|
|
||||||
int sh_pfc_config_gpio(struct sh_pfc *pfc, unsigned gpio, int pinmux_type,
|
|
||||||
int cfg_mode);
|
|
||||||
|
|
||||||
/* xxx */
|
|
||||||
static inline int register_pinmux(struct pinmux_info *pip)
|
|
||||||
{
|
|
||||||
struct sh_pfc *pfc = pip;
|
|
||||||
return register_sh_pfc(pfc);
|
|
||||||
}
|
|
||||||
|
|
||||||
enum { GPIO_CFG_DRYRUN, GPIO_CFG_REQ, GPIO_CFG_FREE };
|
enum { GPIO_CFG_DRYRUN, GPIO_CFG_REQ, GPIO_CFG_FREE };
|
||||||
|
|
||||||
/* helper macro for port */
|
/* helper macro for port */
|
|
@ -1,6 +1,5 @@
|
||||||
menu "SuperH / SH-Mobile Driver Options"
|
menu "SuperH / SH-Mobile Driver Options"
|
||||||
|
|
||||||
source "drivers/sh/intc/Kconfig"
|
source "drivers/sh/intc/Kconfig"
|
||||||
source "drivers/sh/pfc/Kconfig"
|
|
||||||
|
|
||||||
endmenu
|
endmenu
|
||||||
|
|
|
@ -5,7 +5,6 @@ obj-y := intc/
|
||||||
|
|
||||||
obj-$(CONFIG_HAVE_CLK) += clk/
|
obj-$(CONFIG_HAVE_CLK) += clk/
|
||||||
obj-$(CONFIG_MAPLE) += maple/
|
obj-$(CONFIG_MAPLE) += maple/
|
||||||
obj-$(CONFIG_SH_PFC) += pfc/
|
|
||||||
obj-$(CONFIG_SUPERHYWAY) += superhyway/
|
obj-$(CONFIG_SUPERHYWAY) += superhyway/
|
||||||
|
|
||||||
obj-y += pm_runtime.o
|
obj-y += pm_runtime.o
|
||||||
|
|
|
@ -1,26 +0,0 @@
|
||||||
comment "Pin function controller options"
|
|
||||||
|
|
||||||
config SH_PFC
|
|
||||||
# XXX move off the gpio dependency
|
|
||||||
depends on GENERIC_GPIO
|
|
||||||
select GPIO_SH_PFC if ARCH_REQUIRE_GPIOLIB
|
|
||||||
select PINCTRL_SH_PFC
|
|
||||||
def_bool y
|
|
||||||
|
|
||||||
#
|
|
||||||
# Placeholder for now, rehome to drivers/pinctrl once the PFC APIs
|
|
||||||
# have settled.
|
|
||||||
#
|
|
||||||
config PINCTRL_SH_PFC
|
|
||||||
tristate "SuperH PFC pin controller driver"
|
|
||||||
depends on SH_PFC
|
|
||||||
select PINCTRL
|
|
||||||
select PINMUX
|
|
||||||
select PINCONF
|
|
||||||
|
|
||||||
config GPIO_SH_PFC
|
|
||||||
tristate "SuperH PFC GPIO support"
|
|
||||||
depends on SH_PFC && GPIOLIB
|
|
||||||
help
|
|
||||||
This enables support for GPIOs within the SoC's pin function
|
|
||||||
controller.
|
|
|
@ -1,3 +0,0 @@
|
||||||
obj-y += core.o
|
|
||||||
obj-$(CONFIG_PINCTRL_SH_PFC) += pinctrl.o
|
|
||||||
obj-$(CONFIG_GPIO_SH_PFC) += gpio.o
|
|
Загрузка…
Ссылка в новой задаче