clk: meson: remove obsolete comments
Over time things changes in CCF and issues have been fixed in meson controllers. Now, clk81 is decently modeled by read-only PLLs, a mux, a divider and a gate. We can remove the FIXME comments related to clk81. Also remove the comment about devm_clk_hw_register, as there is apparently nothing wrong with it. Signed-off-by: Jerome Brunet <jbrunet@baylibre.com> Signed-off-by: Neil Armstrong <narmstrong@baylibre.com>
This commit is contained in:
Родитель
14bd7b9c8d
Коммит
7b174c5ebe
|
@ -411,11 +411,6 @@ static struct meson_clk_mpll axg_mpll3 = {
|
||||||
},
|
},
|
||||||
};
|
};
|
||||||
|
|
||||||
/*
|
|
||||||
* FIXME The legacy composite clocks (e.g. clk81) are both PLL post-dividers
|
|
||||||
* and should be modeled with their respective PLLs via the forthcoming
|
|
||||||
* coordinated clock rates feature
|
|
||||||
*/
|
|
||||||
static u32 mux_table_clk81[] = { 0, 2, 3, 4, 5, 6, 7 };
|
static u32 mux_table_clk81[] = { 0, 2, 3, 4, 5, 6, 7 };
|
||||||
static const char * const clk81_parent_names[] = {
|
static const char * const clk81_parent_names[] = {
|
||||||
"xtal", "fclk_div7", "mpll1", "mpll2", "fclk_div4",
|
"xtal", "fclk_div7", "mpll1", "mpll2", "fclk_div4",
|
||||||
|
|
|
@ -575,12 +575,6 @@ static struct meson_clk_mpll gxbb_mpll2 = {
|
||||||
},
|
},
|
||||||
};
|
};
|
||||||
|
|
||||||
/*
|
|
||||||
* FIXME The legacy composite clocks (e.g. clk81) are both PLL post-dividers
|
|
||||||
* and should be modeled with their respective PLLs via the forthcoming
|
|
||||||
* coordinated clock rates feature
|
|
||||||
*/
|
|
||||||
|
|
||||||
static u32 mux_table_clk81[] = { 0, 2, 3, 4, 5, 6, 7 };
|
static u32 mux_table_clk81[] = { 0, 2, 3, 4, 5, 6, 7 };
|
||||||
static const char * const clk81_parent_names[] = {
|
static const char * const clk81_parent_names[] = {
|
||||||
"xtal", "fclk_div7", "mpll1", "mpll2", "fclk_div4",
|
"xtal", "fclk_div7", "mpll1", "mpll2", "fclk_div4",
|
||||||
|
|
|
@ -849,7 +849,6 @@ static int meson8b_clkc_probe(struct platform_device *pdev)
|
||||||
if (!meson8b_hw_onecell_data.hws[i])
|
if (!meson8b_hw_onecell_data.hws[i])
|
||||||
continue;
|
continue;
|
||||||
|
|
||||||
/* FIXME convert to devm_clk_register */
|
|
||||||
ret = devm_clk_hw_register(dev, meson8b_hw_onecell_data.hws[i]);
|
ret = devm_clk_hw_register(dev, meson8b_hw_onecell_data.hws[i]);
|
||||||
if (ret)
|
if (ret)
|
||||||
return ret;
|
return ret;
|
||||||
|
|
Загрузка…
Ссылка в новой задаче