x86/resctrl: Move MSR defines into msr-index.h
msr-index.h should contain all MSRs for easier grepping for MSR numbers when dealing with unchecked MSR access warnings, for example. Move the resctrl ones. Prefix IA32_PQR_ASSOC with "MSR_" while at it. No functional changes. Signed-off-by: Borislav Petkov <bp@suse.de> Link: https://lore.kernel.org/r/20221106212923.20699-1-bp@alien8.de
This commit is contained in:
Родитель
2d4daa549c
Коммит
97fa21f65c
|
@ -4,12 +4,7 @@
|
|||
|
||||
#include <linux/bits.h>
|
||||
|
||||
/*
|
||||
* CPU model specific register (MSR) numbers.
|
||||
*
|
||||
* Do not add new entries to this file unless the definitions are shared
|
||||
* between multiple compilation units.
|
||||
*/
|
||||
/* CPU model specific register (MSR) numbers. */
|
||||
|
||||
/* x86-64 specific MSRs */
|
||||
#define MSR_EFER 0xc0000080 /* extended feature register */
|
||||
|
@ -1050,6 +1045,20 @@
|
|||
#define VMX_BASIC_MEM_TYPE_WB 6LLU
|
||||
#define VMX_BASIC_INOUT 0x0040000000000000LLU
|
||||
|
||||
/* Resctrl MSRs: */
|
||||
/* - Intel: */
|
||||
#define MSR_IA32_L3_QOS_CFG 0xc81
|
||||
#define MSR_IA32_L2_QOS_CFG 0xc82
|
||||
#define MSR_IA32_QM_EVTSEL 0xc8d
|
||||
#define MSR_IA32_QM_CTR 0xc8e
|
||||
#define MSR_IA32_PQR_ASSOC 0xc8f
|
||||
#define MSR_IA32_L3_CBM_BASE 0xc90
|
||||
#define MSR_IA32_L2_CBM_BASE 0xd10
|
||||
#define MSR_IA32_MBA_THRTL_BASE 0xd50
|
||||
|
||||
/* - AMD: */
|
||||
#define MSR_IA32_MBA_BW_BASE 0xc0000200
|
||||
|
||||
/* MSR_IA32_VMX_MISC bits */
|
||||
#define MSR_IA32_VMX_MISC_INTEL_PT (1ULL << 14)
|
||||
#define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
|
||||
|
|
|
@ -7,8 +7,6 @@
|
|||
#include <linux/sched.h>
|
||||
#include <linux/jump_label.h>
|
||||
|
||||
#define IA32_PQR_ASSOC 0x0c8f
|
||||
|
||||
/**
|
||||
* struct resctrl_pqr_state - State cache for the PQR MSR
|
||||
* @cur_rmid: The cached Resource Monitoring ID
|
||||
|
@ -16,8 +14,8 @@
|
|||
* @default_rmid: The user assigned Resource Monitoring ID
|
||||
* @default_closid: The user assigned cached Class Of Service ID
|
||||
*
|
||||
* The upper 32 bits of IA32_PQR_ASSOC contain closid and the
|
||||
* lower 10 bits rmid. The update to IA32_PQR_ASSOC always
|
||||
* The upper 32 bits of MSR_IA32_PQR_ASSOC contain closid and the
|
||||
* lower 10 bits rmid. The update to MSR_IA32_PQR_ASSOC always
|
||||
* contains both parts, so we need to cache them. This also
|
||||
* stores the user configured per cpu CLOSID and RMID.
|
||||
*
|
||||
|
@ -77,7 +75,7 @@ static void __resctrl_sched_in(void)
|
|||
if (closid != state->cur_closid || rmid != state->cur_rmid) {
|
||||
state->cur_closid = closid;
|
||||
state->cur_rmid = rmid;
|
||||
wrmsr(IA32_PQR_ASSOC, rmid, closid);
|
||||
wrmsr(MSR_IA32_PQR_ASSOC, rmid, closid);
|
||||
}
|
||||
}
|
||||
|
||||
|
|
|
@ -575,7 +575,7 @@ static void clear_closid_rmid(int cpu)
|
|||
state->default_rmid = 0;
|
||||
state->cur_closid = 0;
|
||||
state->cur_rmid = 0;
|
||||
wrmsr(IA32_PQR_ASSOC, 0, 0);
|
||||
wrmsr(MSR_IA32_PQR_ASSOC, 0, 0);
|
||||
}
|
||||
|
||||
static int resctrl_online_cpu(unsigned int cpu)
|
||||
|
|
|
@ -8,16 +8,6 @@
|
|||
#include <linux/fs_context.h>
|
||||
#include <linux/jump_label.h>
|
||||
|
||||
#define MSR_IA32_L3_QOS_CFG 0xc81
|
||||
#define MSR_IA32_L2_QOS_CFG 0xc82
|
||||
#define MSR_IA32_L3_CBM_BASE 0xc90
|
||||
#define MSR_IA32_L2_CBM_BASE 0xd10
|
||||
#define MSR_IA32_MBA_THRTL_BASE 0xd50
|
||||
#define MSR_IA32_MBA_BW_BASE 0xc0000200
|
||||
|
||||
#define MSR_IA32_QM_CTR 0x0c8e
|
||||
#define MSR_IA32_QM_EVTSEL 0x0c8d
|
||||
|
||||
#define L3_QOS_CDP_ENABLE 0x01ULL
|
||||
|
||||
#define L2_QOS_CDP_ENABLE 0x01ULL
|
||||
|
|
|
@ -477,7 +477,7 @@ static int pseudo_lock_fn(void *_rdtgrp)
|
|||
* pseudo-locked followed by reading of kernel memory to load it
|
||||
* into the cache.
|
||||
*/
|
||||
__wrmsr(IA32_PQR_ASSOC, rmid_p, rdtgrp->closid);
|
||||
__wrmsr(MSR_IA32_PQR_ASSOC, rmid_p, rdtgrp->closid);
|
||||
/*
|
||||
* Cache was flushed earlier. Now access kernel memory to read it
|
||||
* into cache region associated with just activated plr->closid.
|
||||
|
@ -513,7 +513,7 @@ static int pseudo_lock_fn(void *_rdtgrp)
|
|||
* Critical section end: restore closid with capacity bitmask that
|
||||
* does not overlap with pseudo-locked region.
|
||||
*/
|
||||
__wrmsr(IA32_PQR_ASSOC, rmid_p, closid_p);
|
||||
__wrmsr(MSR_IA32_PQR_ASSOC, rmid_p, closid_p);
|
||||
|
||||
/* Re-enable the hardware prefetcher(s) */
|
||||
wrmsrl(MSR_MISC_FEATURE_CONTROL, saved_msr);
|
||||
|
|
Загрузка…
Ссылка в новой задаче