drm/i915/gvt: Handle GEN9_WM_CHICKEN3 with F_CMD_ACCESS.
Recent patch introduce strict check on scanning cmd: Commit8d458ea0ec
("drm/i915/gvt: return error on cmd access") Before8d458ea0ec
, if cmd_reg_handler() checks that a cmd access a mmio that not marked as F_CMD_ACCESS, it simply returns 0 and log an error. Now it will return -EBADRQC which will cause the workload fail to submit. On BXT, i915 applies WaClearHIZ_WM_CHICKEN3 which will program GEN9_WM_CHICKEN3 by LRI when init wa ctx. If it has no F_CMD_ACCESS flag, vgpu will fail to start. Also add F_MODE_MASK since it's mode mask reg. v2: Refresh commit message to elaborate issue symptom in detail. v3: Make SKL_PLUS share same handling since GEN9_WM_CHICKEN3 should be F_CMD_ACCESS from HW aspect. (yan, zhenyu) Signed-off-by: Colin Xu <colin.xu@intel.com> Acked-by: Zhao Yan <yan.y.zhao@intel.com> Signed-off-by: Zhenyu Wang <zhenyuw@linux.intel.com>
This commit is contained in:
Родитель
c8ab5ac30c
Коммит
b9b824a558
|
@ -3044,7 +3044,9 @@ static int init_skl_mmio_info(struct intel_gvt *gvt)
|
||||||
MMIO_D(_MMIO(0x44500), D_SKL_PLUS);
|
MMIO_D(_MMIO(0x44500), D_SKL_PLUS);
|
||||||
MMIO_DFH(GEN9_CSFE_CHICKEN1_RCS, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
|
MMIO_DFH(GEN9_CSFE_CHICKEN1_RCS, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
|
||||||
MMIO_DFH(GEN8_HDC_CHICKEN1, D_SKL_PLUS, F_MODE_MASK | F_CMD_ACCESS,
|
MMIO_DFH(GEN8_HDC_CHICKEN1, D_SKL_PLUS, F_MODE_MASK | F_CMD_ACCESS,
|
||||||
NULL, NULL);
|
NULL, NULL);
|
||||||
|
MMIO_DFH(GEN9_WM_CHICKEN3, D_SKL_PLUS, F_MODE_MASK | F_CMD_ACCESS,
|
||||||
|
NULL, NULL);
|
||||||
|
|
||||||
MMIO_D(_MMIO(0x4ab8), D_KBL);
|
MMIO_D(_MMIO(0x4ab8), D_KBL);
|
||||||
MMIO_D(_MMIO(0x2248), D_KBL | D_SKL);
|
MMIO_D(_MMIO(0x2248), D_KBL | D_SKL);
|
||||||
|
|
Загрузка…
Ссылка в новой задаче