mtd: spi-nor: Rename CR_QUAD_EN_SPAN to SR2_QUAD_EN_BIT1
JEDEC Basic Flash Parameter Table, 15th DWORD, bits 22:20, refers to this bit as "bit 1 of the status register 2". Rename the macro accordingly. Signed-off-by: Tudor Ambarus <tudor.ambarus@microchip.com> Reviewed-by: Vignesh Raghavendra <vigneshr@ti.com>
This commit is contained in:
Родитель
4da11da15a
Коммит
bb2dc7f46a
|
@ -1026,7 +1026,7 @@ static int spi_nor_write_16bit_sr_and_check(struct spi_nor *nor, u8 sr1)
|
||||||
* Write Status (01h) command is available just for the cases
|
* Write Status (01h) command is available just for the cases
|
||||||
* in which the QE bit is described in SR2 at BIT(1).
|
* in which the QE bit is described in SR2 at BIT(1).
|
||||||
*/
|
*/
|
||||||
sr_cr[1] = CR_QUAD_EN_SPAN;
|
sr_cr[1] = SR2_QUAD_EN_BIT1;
|
||||||
} else {
|
} else {
|
||||||
sr_cr[1] = 0;
|
sr_cr[1] = 0;
|
||||||
}
|
}
|
||||||
|
@ -2074,7 +2074,7 @@ static int spansion_no_read_cr_quad_enable(struct spi_nor *nor)
|
||||||
if (ret)
|
if (ret)
|
||||||
return ret;
|
return ret;
|
||||||
|
|
||||||
sr_cr[1] = CR_QUAD_EN_SPAN;
|
sr_cr[1] = SR2_QUAD_EN_BIT1;
|
||||||
|
|
||||||
ret = spi_nor_write_sr(nor, sr_cr, 2);
|
ret = spi_nor_write_sr(nor, sr_cr, 2);
|
||||||
if (ret)
|
if (ret)
|
||||||
|
@ -2118,10 +2118,10 @@ static int spansion_read_cr_quad_enable(struct spi_nor *nor)
|
||||||
if (ret)
|
if (ret)
|
||||||
return ret;
|
return ret;
|
||||||
|
|
||||||
if (sr_cr[1] & CR_QUAD_EN_SPAN)
|
if (sr_cr[1] & SR2_QUAD_EN_BIT1)
|
||||||
return 0;
|
return 0;
|
||||||
|
|
||||||
sr_cr[1] |= CR_QUAD_EN_SPAN;
|
sr_cr[1] |= SR2_QUAD_EN_BIT1;
|
||||||
|
|
||||||
/* Keep the current value of the Status Register. */
|
/* Keep the current value of the Status Register. */
|
||||||
ret = spi_nor_read_sr(nor, sr_cr);
|
ret = spi_nor_read_sr(nor, sr_cr);
|
||||||
|
|
|
@ -144,10 +144,8 @@
|
||||||
#define FSR_P_ERR BIT(4) /* Program operation status */
|
#define FSR_P_ERR BIT(4) /* Program operation status */
|
||||||
#define FSR_PT_ERR BIT(1) /* Protection error bit */
|
#define FSR_PT_ERR BIT(1) /* Protection error bit */
|
||||||
|
|
||||||
/* Configuration Register bits. */
|
|
||||||
#define CR_QUAD_EN_SPAN BIT(1) /* Spansion Quad I/O */
|
|
||||||
|
|
||||||
/* Status Register 2 bits. */
|
/* Status Register 2 bits. */
|
||||||
|
#define SR2_QUAD_EN_BIT1 BIT(1)
|
||||||
#define SR2_QUAD_EN_BIT7 BIT(7)
|
#define SR2_QUAD_EN_BIT7 BIT(7)
|
||||||
|
|
||||||
/* Supported SPI protocols */
|
/* Supported SPI protocols */
|
||||||
|
|
Загрузка…
Ссылка в новой задаче