xtensa: move built-in PIC to drivers/irqchip
Extract xtensa built-in interrupt controller implementation from xtensa/kernel/irq.c and move it to other irqchips, providing way to instantiate it from the device tree. Signed-off-by: Max Filippov <jcmvbkbc@gmail.com> Signed-off-by: Chris Zankel <chris@zankel.net>
This commit is contained in:
Родитель
c8f3a7dc01
Коммит
cbd1de2e8e
|
@ -26,7 +26,7 @@
|
||||||
};
|
};
|
||||||
|
|
||||||
pic: pic {
|
pic: pic {
|
||||||
compatible = "xtensa,pic";
|
compatible = "cdns,xtensa-pic";
|
||||||
/* one cell: internal irq number,
|
/* one cell: internal irq number,
|
||||||
* two cells: second cell == 0: internal irq number
|
* two cells: second cell == 0: internal irq number
|
||||||
* second cell == 1: external irq number
|
* second cell == 1: external irq number
|
||||||
|
|
|
@ -43,5 +43,12 @@ static __inline__ int irq_canonicalize(int irq)
|
||||||
}
|
}
|
||||||
|
|
||||||
struct irqaction;
|
struct irqaction;
|
||||||
|
struct irq_domain;
|
||||||
|
|
||||||
|
int xtensa_irq_domain_xlate(const u32 *intspec, unsigned int intsize,
|
||||||
|
unsigned long int_irq, unsigned long ext_irq,
|
||||||
|
unsigned long *out_hwirq, unsigned int *out_type);
|
||||||
|
int xtensa_irq_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw);
|
||||||
|
unsigned xtensa_map_ext_irq(unsigned ext_irq);
|
||||||
|
|
||||||
#endif /* _XTENSA_IRQ_H */
|
#endif /* _XTENSA_IRQ_H */
|
||||||
|
|
|
@ -18,28 +18,20 @@
|
||||||
#include <linux/interrupt.h>
|
#include <linux/interrupt.h>
|
||||||
#include <linux/irq.h>
|
#include <linux/irq.h>
|
||||||
#include <linux/kernel_stat.h>
|
#include <linux/kernel_stat.h>
|
||||||
|
#include <linux/irqchip.h>
|
||||||
|
#include <linux/irqchip/xtensa-pic.h>
|
||||||
#include <linux/irqdomain.h>
|
#include <linux/irqdomain.h>
|
||||||
#include <linux/of.h>
|
#include <linux/of.h>
|
||||||
|
|
||||||
#include <asm/uaccess.h>
|
#include <asm/uaccess.h>
|
||||||
#include <asm/platform.h>
|
#include <asm/platform.h>
|
||||||
|
|
||||||
static unsigned int cached_irq_mask;
|
|
||||||
|
|
||||||
atomic_t irq_err_count;
|
atomic_t irq_err_count;
|
||||||
|
|
||||||
static struct irq_domain *root_domain;
|
|
||||||
|
|
||||||
/*
|
|
||||||
* do_IRQ handles all normal device IRQ's (the special
|
|
||||||
* SMP cross-CPU interrupts have their own specific
|
|
||||||
* handlers).
|
|
||||||
*/
|
|
||||||
|
|
||||||
asmlinkage void do_IRQ(int hwirq, struct pt_regs *regs)
|
asmlinkage void do_IRQ(int hwirq, struct pt_regs *regs)
|
||||||
{
|
{
|
||||||
struct pt_regs *old_regs = set_irq_regs(regs);
|
struct pt_regs *old_regs = set_irq_regs(regs);
|
||||||
int irq = irq_find_mapping(root_domain, hwirq);
|
int irq = irq_find_mapping(NULL, hwirq);
|
||||||
|
|
||||||
if (hwirq >= NR_IRQS) {
|
if (hwirq >= NR_IRQS) {
|
||||||
printk(KERN_EMERG "%s: cannot handle IRQ %d\n",
|
printk(KERN_EMERG "%s: cannot handle IRQ %d\n",
|
||||||
|
@ -74,83 +66,57 @@ int arch_show_interrupts(struct seq_file *p, int prec)
|
||||||
return 0;
|
return 0;
|
||||||
}
|
}
|
||||||
|
|
||||||
static void xtensa_irq_mask(struct irq_data *d)
|
int xtensa_irq_domain_xlate(const u32 *intspec, unsigned int intsize,
|
||||||
|
unsigned long int_irq, unsigned long ext_irq,
|
||||||
|
unsigned long *out_hwirq, unsigned int *out_type)
|
||||||
{
|
{
|
||||||
cached_irq_mask &= ~(1 << d->hwirq);
|
if (WARN_ON(intsize < 1 || intsize > 2))
|
||||||
set_sr (cached_irq_mask, intenable);
|
return -EINVAL;
|
||||||
|
if (intsize == 2 && intspec[1] == 1) {
|
||||||
|
int_irq = xtensa_map_ext_irq(ext_irq);
|
||||||
|
if (int_irq < XCHAL_NUM_INTERRUPTS)
|
||||||
|
*out_hwirq = int_irq;
|
||||||
|
else
|
||||||
|
return -EINVAL;
|
||||||
|
} else {
|
||||||
|
*out_hwirq = int_irq;
|
||||||
|
}
|
||||||
|
*out_type = IRQ_TYPE_NONE;
|
||||||
|
return 0;
|
||||||
}
|
}
|
||||||
|
|
||||||
static void xtensa_irq_unmask(struct irq_data *d)
|
int xtensa_irq_map(struct irq_domain *d, unsigned int irq,
|
||||||
{
|
|
||||||
cached_irq_mask |= 1 << d->hwirq;
|
|
||||||
set_sr (cached_irq_mask, intenable);
|
|
||||||
}
|
|
||||||
|
|
||||||
static void xtensa_irq_enable(struct irq_data *d)
|
|
||||||
{
|
|
||||||
variant_irq_enable(d->hwirq);
|
|
||||||
xtensa_irq_unmask(d);
|
|
||||||
}
|
|
||||||
|
|
||||||
static void xtensa_irq_disable(struct irq_data *d)
|
|
||||||
{
|
|
||||||
xtensa_irq_mask(d);
|
|
||||||
variant_irq_disable(d->hwirq);
|
|
||||||
}
|
|
||||||
|
|
||||||
static void xtensa_irq_ack(struct irq_data *d)
|
|
||||||
{
|
|
||||||
set_sr(1 << d->hwirq, intclear);
|
|
||||||
}
|
|
||||||
|
|
||||||
static int xtensa_irq_retrigger(struct irq_data *d)
|
|
||||||
{
|
|
||||||
set_sr(1 << d->hwirq, intset);
|
|
||||||
return 1;
|
|
||||||
}
|
|
||||||
|
|
||||||
static struct irq_chip xtensa_irq_chip = {
|
|
||||||
.name = "xtensa",
|
|
||||||
.irq_enable = xtensa_irq_enable,
|
|
||||||
.irq_disable = xtensa_irq_disable,
|
|
||||||
.irq_mask = xtensa_irq_mask,
|
|
||||||
.irq_unmask = xtensa_irq_unmask,
|
|
||||||
.irq_ack = xtensa_irq_ack,
|
|
||||||
.irq_retrigger = xtensa_irq_retrigger,
|
|
||||||
};
|
|
||||||
|
|
||||||
static int xtensa_irq_map(struct irq_domain *d, unsigned int irq,
|
|
||||||
irq_hw_number_t hw)
|
irq_hw_number_t hw)
|
||||||
{
|
{
|
||||||
|
struct irq_chip *irq_chip = d->host_data;
|
||||||
u32 mask = 1 << hw;
|
u32 mask = 1 << hw;
|
||||||
|
|
||||||
if (mask & XCHAL_INTTYPE_MASK_SOFTWARE) {
|
if (mask & XCHAL_INTTYPE_MASK_SOFTWARE) {
|
||||||
irq_set_chip_and_handler_name(irq, &xtensa_irq_chip,
|
irq_set_chip_and_handler_name(irq, irq_chip,
|
||||||
handle_simple_irq, "level");
|
handle_simple_irq, "level");
|
||||||
irq_set_status_flags(irq, IRQ_LEVEL);
|
irq_set_status_flags(irq, IRQ_LEVEL);
|
||||||
} else if (mask & XCHAL_INTTYPE_MASK_EXTERN_EDGE) {
|
} else if (mask & XCHAL_INTTYPE_MASK_EXTERN_EDGE) {
|
||||||
irq_set_chip_and_handler_name(irq, &xtensa_irq_chip,
|
irq_set_chip_and_handler_name(irq, irq_chip,
|
||||||
handle_edge_irq, "edge");
|
handle_edge_irq, "edge");
|
||||||
irq_clear_status_flags(irq, IRQ_LEVEL);
|
irq_clear_status_flags(irq, IRQ_LEVEL);
|
||||||
} else if (mask & XCHAL_INTTYPE_MASK_EXTERN_LEVEL) {
|
} else if (mask & XCHAL_INTTYPE_MASK_EXTERN_LEVEL) {
|
||||||
irq_set_chip_and_handler_name(irq, &xtensa_irq_chip,
|
irq_set_chip_and_handler_name(irq, irq_chip,
|
||||||
handle_level_irq, "level");
|
handle_level_irq, "level");
|
||||||
irq_set_status_flags(irq, IRQ_LEVEL);
|
irq_set_status_flags(irq, IRQ_LEVEL);
|
||||||
} else if (mask & XCHAL_INTTYPE_MASK_TIMER) {
|
} else if (mask & XCHAL_INTTYPE_MASK_TIMER) {
|
||||||
irq_set_chip_and_handler_name(irq, &xtensa_irq_chip,
|
irq_set_chip_and_handler_name(irq, irq_chip,
|
||||||
handle_edge_irq, "edge");
|
handle_percpu_irq, "timer");
|
||||||
irq_clear_status_flags(irq, IRQ_LEVEL);
|
irq_clear_status_flags(irq, IRQ_LEVEL);
|
||||||
} else {/* XCHAL_INTTYPE_MASK_WRITE_ERROR */
|
} else {/* XCHAL_INTTYPE_MASK_WRITE_ERROR */
|
||||||
/* XCHAL_INTTYPE_MASK_NMI */
|
/* XCHAL_INTTYPE_MASK_NMI */
|
||||||
|
irq_set_chip_and_handler_name(irq, irq_chip,
|
||||||
irq_set_chip_and_handler_name(irq, &xtensa_irq_chip,
|
|
||||||
handle_level_irq, "level");
|
handle_level_irq, "level");
|
||||||
irq_set_status_flags(irq, IRQ_LEVEL);
|
irq_set_status_flags(irq, IRQ_LEVEL);
|
||||||
}
|
}
|
||||||
return 0;
|
return 0;
|
||||||
}
|
}
|
||||||
|
|
||||||
static unsigned map_ext_irq(unsigned ext_irq)
|
unsigned xtensa_map_ext_irq(unsigned ext_irq)
|
||||||
{
|
{
|
||||||
unsigned mask = XCHAL_INTTYPE_MASK_EXTERN_EDGE |
|
unsigned mask = XCHAL_INTTYPE_MASK_EXTERN_EDGE |
|
||||||
XCHAL_INTTYPE_MASK_EXTERN_LEVEL;
|
XCHAL_INTTYPE_MASK_EXTERN_LEVEL;
|
||||||
|
@ -163,55 +129,12 @@ static unsigned map_ext_irq(unsigned ext_irq)
|
||||||
return XCHAL_NUM_INTERRUPTS;
|
return XCHAL_NUM_INTERRUPTS;
|
||||||
}
|
}
|
||||||
|
|
||||||
/*
|
|
||||||
* Device Tree IRQ specifier translation function which works with one or
|
|
||||||
* two cell bindings. First cell value maps directly to the hwirq number.
|
|
||||||
* Second cell if present specifies whether hwirq number is external (1) or
|
|
||||||
* internal (0).
|
|
||||||
*/
|
|
||||||
int xtensa_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
|
|
||||||
const u32 *intspec, unsigned int intsize,
|
|
||||||
unsigned long *out_hwirq, unsigned int *out_type)
|
|
||||||
{
|
|
||||||
if (WARN_ON(intsize < 1 || intsize > 2))
|
|
||||||
return -EINVAL;
|
|
||||||
if (intsize == 2 && intspec[1] == 1) {
|
|
||||||
unsigned int_irq = map_ext_irq(intspec[0]);
|
|
||||||
if (int_irq < XCHAL_NUM_INTERRUPTS)
|
|
||||||
*out_hwirq = int_irq;
|
|
||||||
else
|
|
||||||
return -EINVAL;
|
|
||||||
} else {
|
|
||||||
*out_hwirq = intspec[0];
|
|
||||||
}
|
|
||||||
*out_type = IRQ_TYPE_NONE;
|
|
||||||
return 0;
|
|
||||||
}
|
|
||||||
|
|
||||||
static const struct irq_domain_ops xtensa_irq_domain_ops = {
|
|
||||||
.xlate = xtensa_irq_domain_xlate,
|
|
||||||
.map = xtensa_irq_map,
|
|
||||||
};
|
|
||||||
|
|
||||||
void __init init_IRQ(void)
|
void __init init_IRQ(void)
|
||||||
{
|
{
|
||||||
struct device_node *intc = NULL;
|
|
||||||
|
|
||||||
cached_irq_mask = 0;
|
|
||||||
set_sr(~0, intclear);
|
|
||||||
|
|
||||||
#ifdef CONFIG_OF
|
#ifdef CONFIG_OF
|
||||||
/* The interrupt controller device node is mandatory */
|
irqchip_init();
|
||||||
intc = of_find_compatible_node(NULL, NULL, "xtensa,pic");
|
|
||||||
BUG_ON(!intc);
|
|
||||||
|
|
||||||
root_domain = irq_domain_add_linear(intc, NR_IRQS,
|
|
||||||
&xtensa_irq_domain_ops, NULL);
|
|
||||||
#else
|
#else
|
||||||
root_domain = irq_domain_add_legacy(intc, NR_IRQS, 0, 0,
|
xtensa_pic_init_legacy(NULL);
|
||||||
&xtensa_irq_domain_ops, NULL);
|
|
||||||
#endif
|
#endif
|
||||||
irq_set_default_host(root_domain);
|
|
||||||
|
|
||||||
variant_init_irq();
|
variant_init_irq();
|
||||||
}
|
}
|
||||||
|
|
|
@ -22,3 +22,4 @@ obj-$(CONFIG_RENESAS_IRQC) += irq-renesas-irqc.o
|
||||||
obj-$(CONFIG_VERSATILE_FPGA_IRQ) += irq-versatile-fpga.o
|
obj-$(CONFIG_VERSATILE_FPGA_IRQ) += irq-versatile-fpga.o
|
||||||
obj-$(CONFIG_ARCH_VT8500) += irq-vt8500.o
|
obj-$(CONFIG_ARCH_VT8500) += irq-vt8500.o
|
||||||
obj-$(CONFIG_TB10X_IRQC) += irq-tb10x.o
|
obj-$(CONFIG_TB10X_IRQC) += irq-tb10x.o
|
||||||
|
obj-$(CONFIG_XTENSA) += irq-xtensa-pic.o
|
||||||
|
|
|
@ -0,0 +1,108 @@
|
||||||
|
/*
|
||||||
|
* Xtensa built-in interrupt controller
|
||||||
|
*
|
||||||
|
* Copyright (C) 2002 - 2013 Tensilica, Inc.
|
||||||
|
* Copyright (C) 1992, 1998 Linus Torvalds, Ingo Molnar
|
||||||
|
*
|
||||||
|
* This file is subject to the terms and conditions of the GNU General Public
|
||||||
|
* License. See the file "COPYING" in the main directory of this archive
|
||||||
|
* for more details.
|
||||||
|
*
|
||||||
|
* Chris Zankel <chris@zankel.net>
|
||||||
|
* Kevin Chea
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <linux/interrupt.h>
|
||||||
|
#include <linux/irqdomain.h>
|
||||||
|
#include <linux/irq.h>
|
||||||
|
#include <linux/of.h>
|
||||||
|
|
||||||
|
#include "irqchip.h"
|
||||||
|
|
||||||
|
unsigned int cached_irq_mask;
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Device Tree IRQ specifier translation function which works with one or
|
||||||
|
* two cell bindings. First cell value maps directly to the hwirq number.
|
||||||
|
* Second cell if present specifies whether hwirq number is external (1) or
|
||||||
|
* internal (0).
|
||||||
|
*/
|
||||||
|
static int xtensa_pic_irq_domain_xlate(struct irq_domain *d,
|
||||||
|
struct device_node *ctrlr,
|
||||||
|
const u32 *intspec, unsigned int intsize,
|
||||||
|
unsigned long *out_hwirq, unsigned int *out_type)
|
||||||
|
{
|
||||||
|
return xtensa_irq_domain_xlate(intspec, intsize,
|
||||||
|
intspec[0], intspec[0],
|
||||||
|
out_hwirq, out_type);
|
||||||
|
}
|
||||||
|
|
||||||
|
static const struct irq_domain_ops xtensa_irq_domain_ops = {
|
||||||
|
.xlate = xtensa_pic_irq_domain_xlate,
|
||||||
|
.map = xtensa_irq_map,
|
||||||
|
};
|
||||||
|
|
||||||
|
static void xtensa_irq_mask(struct irq_data *d)
|
||||||
|
{
|
||||||
|
cached_irq_mask &= ~(1 << d->hwirq);
|
||||||
|
set_sr(cached_irq_mask, intenable);
|
||||||
|
}
|
||||||
|
|
||||||
|
static void xtensa_irq_unmask(struct irq_data *d)
|
||||||
|
{
|
||||||
|
cached_irq_mask |= 1 << d->hwirq;
|
||||||
|
set_sr(cached_irq_mask, intenable);
|
||||||
|
}
|
||||||
|
|
||||||
|
static void xtensa_irq_enable(struct irq_data *d)
|
||||||
|
{
|
||||||
|
variant_irq_enable(d->hwirq);
|
||||||
|
xtensa_irq_unmask(d);
|
||||||
|
}
|
||||||
|
|
||||||
|
static void xtensa_irq_disable(struct irq_data *d)
|
||||||
|
{
|
||||||
|
xtensa_irq_mask(d);
|
||||||
|
variant_irq_disable(d->hwirq);
|
||||||
|
}
|
||||||
|
|
||||||
|
static void xtensa_irq_ack(struct irq_data *d)
|
||||||
|
{
|
||||||
|
set_sr(1 << d->hwirq, intclear);
|
||||||
|
}
|
||||||
|
|
||||||
|
static int xtensa_irq_retrigger(struct irq_data *d)
|
||||||
|
{
|
||||||
|
set_sr(1 << d->hwirq, intset);
|
||||||
|
return 1;
|
||||||
|
}
|
||||||
|
|
||||||
|
static struct irq_chip xtensa_irq_chip = {
|
||||||
|
.name = "xtensa",
|
||||||
|
.irq_enable = xtensa_irq_enable,
|
||||||
|
.irq_disable = xtensa_irq_disable,
|
||||||
|
.irq_mask = xtensa_irq_mask,
|
||||||
|
.irq_unmask = xtensa_irq_unmask,
|
||||||
|
.irq_ack = xtensa_irq_ack,
|
||||||
|
.irq_retrigger = xtensa_irq_retrigger,
|
||||||
|
};
|
||||||
|
|
||||||
|
int __init xtensa_pic_init_legacy(struct device_node *interrupt_parent)
|
||||||
|
{
|
||||||
|
struct irq_domain *root_domain =
|
||||||
|
irq_domain_add_legacy(NULL, NR_IRQS, 0, 0,
|
||||||
|
&xtensa_irq_domain_ops, &xtensa_irq_chip);
|
||||||
|
irq_set_default_host(root_domain);
|
||||||
|
return 0;
|
||||||
|
}
|
||||||
|
|
||||||
|
static int __init xtensa_pic_init(struct device_node *np,
|
||||||
|
struct device_node *interrupt_parent)
|
||||||
|
{
|
||||||
|
struct irq_domain *root_domain =
|
||||||
|
irq_domain_add_linear(np, NR_IRQS, &xtensa_irq_domain_ops,
|
||||||
|
&xtensa_irq_chip);
|
||||||
|
irq_set_default_host(root_domain);
|
||||||
|
return 0;
|
||||||
|
}
|
||||||
|
IRQCHIP_DECLARE(xtensa_irq_chip, "cdns,xtensa-pic", xtensa_pic_init);
|
|
@ -0,0 +1,18 @@
|
||||||
|
/*
|
||||||
|
* Xtensa built-in interrupt controller
|
||||||
|
*
|
||||||
|
* Copyright (C) 2002 - 2013 Tensilica, Inc.
|
||||||
|
* Copyright (C) 1992, 1998 Linus Torvalds, Ingo Molnar
|
||||||
|
*
|
||||||
|
* This file is subject to the terms and conditions of the GNU General Public
|
||||||
|
* License. See the file "COPYING" in the main directory of this archive
|
||||||
|
* for more details.
|
||||||
|
*/
|
||||||
|
|
||||||
|
#ifndef __LINUX_IRQCHIP_XTENSA_PIC_H
|
||||||
|
#define __LINUX_IRQCHIP_XTENSA_PIC_H
|
||||||
|
|
||||||
|
struct device_node;
|
||||||
|
int xtensa_pic_init_legacy(struct device_node *interrupt_parent);
|
||||||
|
|
||||||
|
#endif /* __LINUX_IRQCHIP_XTENSA_PIC_H */
|
Загрузка…
Ссылка в новой задаче