|
|
|
@ -162,102 +162,102 @@ struct fw_ri_tpte {
|
|
|
|
|
__be32 len_hi;
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_TPTE_VALID 31
|
|
|
|
|
#define M_FW_RI_TPTE_VALID 0x1
|
|
|
|
|
#define V_FW_RI_TPTE_VALID(x) ((x) << S_FW_RI_TPTE_VALID)
|
|
|
|
|
#define G_FW_RI_TPTE_VALID(x) \
|
|
|
|
|
(((x) >> S_FW_RI_TPTE_VALID) & M_FW_RI_TPTE_VALID)
|
|
|
|
|
#define F_FW_RI_TPTE_VALID V_FW_RI_TPTE_VALID(1U)
|
|
|
|
|
#define FW_RI_TPTE_VALID_S 31
|
|
|
|
|
#define FW_RI_TPTE_VALID_M 0x1
|
|
|
|
|
#define FW_RI_TPTE_VALID_V(x) ((x) << FW_RI_TPTE_VALID_S)
|
|
|
|
|
#define FW_RI_TPTE_VALID_G(x) \
|
|
|
|
|
(((x) >> FW_RI_TPTE_VALID_S) & FW_RI_TPTE_VALID_M)
|
|
|
|
|
#define FW_RI_TPTE_VALID_F FW_RI_TPTE_VALID_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_TPTE_STAGKEY 23
|
|
|
|
|
#define M_FW_RI_TPTE_STAGKEY 0xff
|
|
|
|
|
#define V_FW_RI_TPTE_STAGKEY(x) ((x) << S_FW_RI_TPTE_STAGKEY)
|
|
|
|
|
#define G_FW_RI_TPTE_STAGKEY(x) \
|
|
|
|
|
(((x) >> S_FW_RI_TPTE_STAGKEY) & M_FW_RI_TPTE_STAGKEY)
|
|
|
|
|
#define FW_RI_TPTE_STAGKEY_S 23
|
|
|
|
|
#define FW_RI_TPTE_STAGKEY_M 0xff
|
|
|
|
|
#define FW_RI_TPTE_STAGKEY_V(x) ((x) << FW_RI_TPTE_STAGKEY_S)
|
|
|
|
|
#define FW_RI_TPTE_STAGKEY_G(x) \
|
|
|
|
|
(((x) >> FW_RI_TPTE_STAGKEY_S) & FW_RI_TPTE_STAGKEY_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_TPTE_STAGSTATE 22
|
|
|
|
|
#define M_FW_RI_TPTE_STAGSTATE 0x1
|
|
|
|
|
#define V_FW_RI_TPTE_STAGSTATE(x) ((x) << S_FW_RI_TPTE_STAGSTATE)
|
|
|
|
|
#define G_FW_RI_TPTE_STAGSTATE(x) \
|
|
|
|
|
(((x) >> S_FW_RI_TPTE_STAGSTATE) & M_FW_RI_TPTE_STAGSTATE)
|
|
|
|
|
#define F_FW_RI_TPTE_STAGSTATE V_FW_RI_TPTE_STAGSTATE(1U)
|
|
|
|
|
#define FW_RI_TPTE_STAGSTATE_S 22
|
|
|
|
|
#define FW_RI_TPTE_STAGSTATE_M 0x1
|
|
|
|
|
#define FW_RI_TPTE_STAGSTATE_V(x) ((x) << FW_RI_TPTE_STAGSTATE_S)
|
|
|
|
|
#define FW_RI_TPTE_STAGSTATE_G(x) \
|
|
|
|
|
(((x) >> FW_RI_TPTE_STAGSTATE_S) & FW_RI_TPTE_STAGSTATE_M)
|
|
|
|
|
#define FW_RI_TPTE_STAGSTATE_F FW_RI_TPTE_STAGSTATE_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_TPTE_STAGTYPE 20
|
|
|
|
|
#define M_FW_RI_TPTE_STAGTYPE 0x3
|
|
|
|
|
#define V_FW_RI_TPTE_STAGTYPE(x) ((x) << S_FW_RI_TPTE_STAGTYPE)
|
|
|
|
|
#define G_FW_RI_TPTE_STAGTYPE(x) \
|
|
|
|
|
(((x) >> S_FW_RI_TPTE_STAGTYPE) & M_FW_RI_TPTE_STAGTYPE)
|
|
|
|
|
#define FW_RI_TPTE_STAGTYPE_S 20
|
|
|
|
|
#define FW_RI_TPTE_STAGTYPE_M 0x3
|
|
|
|
|
#define FW_RI_TPTE_STAGTYPE_V(x) ((x) << FW_RI_TPTE_STAGTYPE_S)
|
|
|
|
|
#define FW_RI_TPTE_STAGTYPE_G(x) \
|
|
|
|
|
(((x) >> FW_RI_TPTE_STAGTYPE_S) & FW_RI_TPTE_STAGTYPE_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_TPTE_PDID 0
|
|
|
|
|
#define M_FW_RI_TPTE_PDID 0xfffff
|
|
|
|
|
#define V_FW_RI_TPTE_PDID(x) ((x) << S_FW_RI_TPTE_PDID)
|
|
|
|
|
#define G_FW_RI_TPTE_PDID(x) \
|
|
|
|
|
(((x) >> S_FW_RI_TPTE_PDID) & M_FW_RI_TPTE_PDID)
|
|
|
|
|
#define FW_RI_TPTE_PDID_S 0
|
|
|
|
|
#define FW_RI_TPTE_PDID_M 0xfffff
|
|
|
|
|
#define FW_RI_TPTE_PDID_V(x) ((x) << FW_RI_TPTE_PDID_S)
|
|
|
|
|
#define FW_RI_TPTE_PDID_G(x) \
|
|
|
|
|
(((x) >> FW_RI_TPTE_PDID_S) & FW_RI_TPTE_PDID_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_TPTE_PERM 28
|
|
|
|
|
#define M_FW_RI_TPTE_PERM 0xf
|
|
|
|
|
#define V_FW_RI_TPTE_PERM(x) ((x) << S_FW_RI_TPTE_PERM)
|
|
|
|
|
#define G_FW_RI_TPTE_PERM(x) \
|
|
|
|
|
(((x) >> S_FW_RI_TPTE_PERM) & M_FW_RI_TPTE_PERM)
|
|
|
|
|
#define FW_RI_TPTE_PERM_S 28
|
|
|
|
|
#define FW_RI_TPTE_PERM_M 0xf
|
|
|
|
|
#define FW_RI_TPTE_PERM_V(x) ((x) << FW_RI_TPTE_PERM_S)
|
|
|
|
|
#define FW_RI_TPTE_PERM_G(x) \
|
|
|
|
|
(((x) >> FW_RI_TPTE_PERM_S) & FW_RI_TPTE_PERM_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_TPTE_REMINVDIS 27
|
|
|
|
|
#define M_FW_RI_TPTE_REMINVDIS 0x1
|
|
|
|
|
#define V_FW_RI_TPTE_REMINVDIS(x) ((x) << S_FW_RI_TPTE_REMINVDIS)
|
|
|
|
|
#define G_FW_RI_TPTE_REMINVDIS(x) \
|
|
|
|
|
(((x) >> S_FW_RI_TPTE_REMINVDIS) & M_FW_RI_TPTE_REMINVDIS)
|
|
|
|
|
#define F_FW_RI_TPTE_REMINVDIS V_FW_RI_TPTE_REMINVDIS(1U)
|
|
|
|
|
#define FW_RI_TPTE_REMINVDIS_S 27
|
|
|
|
|
#define FW_RI_TPTE_REMINVDIS_M 0x1
|
|
|
|
|
#define FW_RI_TPTE_REMINVDIS_V(x) ((x) << FW_RI_TPTE_REMINVDIS_S)
|
|
|
|
|
#define FW_RI_TPTE_REMINVDIS_G(x) \
|
|
|
|
|
(((x) >> FW_RI_TPTE_REMINVDIS_S) & FW_RI_TPTE_REMINVDIS_M)
|
|
|
|
|
#define FW_RI_TPTE_REMINVDIS_F FW_RI_TPTE_REMINVDIS_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_TPTE_ADDRTYPE 26
|
|
|
|
|
#define M_FW_RI_TPTE_ADDRTYPE 1
|
|
|
|
|
#define V_FW_RI_TPTE_ADDRTYPE(x) ((x) << S_FW_RI_TPTE_ADDRTYPE)
|
|
|
|
|
#define G_FW_RI_TPTE_ADDRTYPE(x) \
|
|
|
|
|
(((x) >> S_FW_RI_TPTE_ADDRTYPE) & M_FW_RI_TPTE_ADDRTYPE)
|
|
|
|
|
#define F_FW_RI_TPTE_ADDRTYPE V_FW_RI_TPTE_ADDRTYPE(1U)
|
|
|
|
|
#define FW_RI_TPTE_ADDRTYPE_S 26
|
|
|
|
|
#define FW_RI_TPTE_ADDRTYPE_M 1
|
|
|
|
|
#define FW_RI_TPTE_ADDRTYPE_V(x) ((x) << FW_RI_TPTE_ADDRTYPE_S)
|
|
|
|
|
#define FW_RI_TPTE_ADDRTYPE_G(x) \
|
|
|
|
|
(((x) >> FW_RI_TPTE_ADDRTYPE_S) & FW_RI_TPTE_ADDRTYPE_M)
|
|
|
|
|
#define FW_RI_TPTE_ADDRTYPE_F FW_RI_TPTE_ADDRTYPE_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_TPTE_MWBINDEN 25
|
|
|
|
|
#define M_FW_RI_TPTE_MWBINDEN 0x1
|
|
|
|
|
#define V_FW_RI_TPTE_MWBINDEN(x) ((x) << S_FW_RI_TPTE_MWBINDEN)
|
|
|
|
|
#define G_FW_RI_TPTE_MWBINDEN(x) \
|
|
|
|
|
(((x) >> S_FW_RI_TPTE_MWBINDEN) & M_FW_RI_TPTE_MWBINDEN)
|
|
|
|
|
#define F_FW_RI_TPTE_MWBINDEN V_FW_RI_TPTE_MWBINDEN(1U)
|
|
|
|
|
#define FW_RI_TPTE_MWBINDEN_S 25
|
|
|
|
|
#define FW_RI_TPTE_MWBINDEN_M 0x1
|
|
|
|
|
#define FW_RI_TPTE_MWBINDEN_V(x) ((x) << FW_RI_TPTE_MWBINDEN_S)
|
|
|
|
|
#define FW_RI_TPTE_MWBINDEN_G(x) \
|
|
|
|
|
(((x) >> FW_RI_TPTE_MWBINDEN_S) & FW_RI_TPTE_MWBINDEN_M)
|
|
|
|
|
#define FW_RI_TPTE_MWBINDEN_F FW_RI_TPTE_MWBINDEN_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_TPTE_PS 20
|
|
|
|
|
#define M_FW_RI_TPTE_PS 0x1f
|
|
|
|
|
#define V_FW_RI_TPTE_PS(x) ((x) << S_FW_RI_TPTE_PS)
|
|
|
|
|
#define G_FW_RI_TPTE_PS(x) \
|
|
|
|
|
(((x) >> S_FW_RI_TPTE_PS) & M_FW_RI_TPTE_PS)
|
|
|
|
|
#define FW_RI_TPTE_PS_S 20
|
|
|
|
|
#define FW_RI_TPTE_PS_M 0x1f
|
|
|
|
|
#define FW_RI_TPTE_PS_V(x) ((x) << FW_RI_TPTE_PS_S)
|
|
|
|
|
#define FW_RI_TPTE_PS_G(x) \
|
|
|
|
|
(((x) >> FW_RI_TPTE_PS_S) & FW_RI_TPTE_PS_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_TPTE_QPID 0
|
|
|
|
|
#define M_FW_RI_TPTE_QPID 0xfffff
|
|
|
|
|
#define V_FW_RI_TPTE_QPID(x) ((x) << S_FW_RI_TPTE_QPID)
|
|
|
|
|
#define G_FW_RI_TPTE_QPID(x) \
|
|
|
|
|
(((x) >> S_FW_RI_TPTE_QPID) & M_FW_RI_TPTE_QPID)
|
|
|
|
|
#define FW_RI_TPTE_QPID_S 0
|
|
|
|
|
#define FW_RI_TPTE_QPID_M 0xfffff
|
|
|
|
|
#define FW_RI_TPTE_QPID_V(x) ((x) << FW_RI_TPTE_QPID_S)
|
|
|
|
|
#define FW_RI_TPTE_QPID_G(x) \
|
|
|
|
|
(((x) >> FW_RI_TPTE_QPID_S) & FW_RI_TPTE_QPID_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_TPTE_NOSNOOP 30
|
|
|
|
|
#define M_FW_RI_TPTE_NOSNOOP 0x1
|
|
|
|
|
#define V_FW_RI_TPTE_NOSNOOP(x) ((x) << S_FW_RI_TPTE_NOSNOOP)
|
|
|
|
|
#define G_FW_RI_TPTE_NOSNOOP(x) \
|
|
|
|
|
(((x) >> S_FW_RI_TPTE_NOSNOOP) & M_FW_RI_TPTE_NOSNOOP)
|
|
|
|
|
#define F_FW_RI_TPTE_NOSNOOP V_FW_RI_TPTE_NOSNOOP(1U)
|
|
|
|
|
#define FW_RI_TPTE_NOSNOOP_S 30
|
|
|
|
|
#define FW_RI_TPTE_NOSNOOP_M 0x1
|
|
|
|
|
#define FW_RI_TPTE_NOSNOOP_V(x) ((x) << FW_RI_TPTE_NOSNOOP_S)
|
|
|
|
|
#define FW_RI_TPTE_NOSNOOP_G(x) \
|
|
|
|
|
(((x) >> FW_RI_TPTE_NOSNOOP_S) & FW_RI_TPTE_NOSNOOP_M)
|
|
|
|
|
#define FW_RI_TPTE_NOSNOOP_F FW_RI_TPTE_NOSNOOP_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_TPTE_PBLADDR 0
|
|
|
|
|
#define M_FW_RI_TPTE_PBLADDR 0x1fffffff
|
|
|
|
|
#define V_FW_RI_TPTE_PBLADDR(x) ((x) << S_FW_RI_TPTE_PBLADDR)
|
|
|
|
|
#define G_FW_RI_TPTE_PBLADDR(x) \
|
|
|
|
|
(((x) >> S_FW_RI_TPTE_PBLADDR) & M_FW_RI_TPTE_PBLADDR)
|
|
|
|
|
#define FW_RI_TPTE_PBLADDR_S 0
|
|
|
|
|
#define FW_RI_TPTE_PBLADDR_M 0x1fffffff
|
|
|
|
|
#define FW_RI_TPTE_PBLADDR_V(x) ((x) << FW_RI_TPTE_PBLADDR_S)
|
|
|
|
|
#define FW_RI_TPTE_PBLADDR_G(x) \
|
|
|
|
|
(((x) >> FW_RI_TPTE_PBLADDR_S) & FW_RI_TPTE_PBLADDR_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_TPTE_DCA 24
|
|
|
|
|
#define M_FW_RI_TPTE_DCA 0x1f
|
|
|
|
|
#define V_FW_RI_TPTE_DCA(x) ((x) << S_FW_RI_TPTE_DCA)
|
|
|
|
|
#define G_FW_RI_TPTE_DCA(x) \
|
|
|
|
|
(((x) >> S_FW_RI_TPTE_DCA) & M_FW_RI_TPTE_DCA)
|
|
|
|
|
#define FW_RI_TPTE_DCA_S 24
|
|
|
|
|
#define FW_RI_TPTE_DCA_M 0x1f
|
|
|
|
|
#define FW_RI_TPTE_DCA_V(x) ((x) << FW_RI_TPTE_DCA_S)
|
|
|
|
|
#define FW_RI_TPTE_DCA_G(x) \
|
|
|
|
|
(((x) >> FW_RI_TPTE_DCA_S) & FW_RI_TPTE_DCA_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_TPTE_MWBCNT_PSTAG 0
|
|
|
|
|
#define M_FW_RI_TPTE_MWBCNT_PSTAG 0xffffff
|
|
|
|
|
#define V_FW_RI_TPTE_MWBCNT_PSTAT(x) \
|
|
|
|
|
((x) << S_FW_RI_TPTE_MWBCNT_PSTAG)
|
|
|
|
|
#define G_FW_RI_TPTE_MWBCNT_PSTAG(x) \
|
|
|
|
|
(((x) >> S_FW_RI_TPTE_MWBCNT_PSTAG) & M_FW_RI_TPTE_MWBCNT_PSTAG)
|
|
|
|
|
#define FW_RI_TPTE_MWBCNT_PSTAG_S 0
|
|
|
|
|
#define FW_RI_TPTE_MWBCNT_PSTAG_M 0xffffff
|
|
|
|
|
#define FW_RI_TPTE_MWBCNT_PSTAT_V(x) \
|
|
|
|
|
((x) << FW_RI_TPTE_MWBCNT_PSTAG_S)
|
|
|
|
|
#define FW_RI_TPTE_MWBCNT_PSTAG_G(x) \
|
|
|
|
|
(((x) >> FW_RI_TPTE_MWBCNT_PSTAG_S) & FW_RI_TPTE_MWBCNT_PSTAG_M)
|
|
|
|
|
|
|
|
|
|
enum fw_ri_res_type {
|
|
|
|
|
FW_RI_RES_TYPE_SQ,
|
|
|
|
@ -308,222 +308,222 @@ struct fw_ri_res_wr {
|
|
|
|
|
#endif
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_NRES 0
|
|
|
|
|
#define M_FW_RI_RES_WR_NRES 0xff
|
|
|
|
|
#define V_FW_RI_RES_WR_NRES(x) ((x) << S_FW_RI_RES_WR_NRES)
|
|
|
|
|
#define G_FW_RI_RES_WR_NRES(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_NRES) & M_FW_RI_RES_WR_NRES)
|
|
|
|
|
#define FW_RI_RES_WR_NRES_S 0
|
|
|
|
|
#define FW_RI_RES_WR_NRES_M 0xff
|
|
|
|
|
#define FW_RI_RES_WR_NRES_V(x) ((x) << FW_RI_RES_WR_NRES_S)
|
|
|
|
|
#define FW_RI_RES_WR_NRES_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_NRES_S) & FW_RI_RES_WR_NRES_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_FETCHSZM 26
|
|
|
|
|
#define M_FW_RI_RES_WR_FETCHSZM 0x1
|
|
|
|
|
#define V_FW_RI_RES_WR_FETCHSZM(x) ((x) << S_FW_RI_RES_WR_FETCHSZM)
|
|
|
|
|
#define G_FW_RI_RES_WR_FETCHSZM(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_FETCHSZM) & M_FW_RI_RES_WR_FETCHSZM)
|
|
|
|
|
#define F_FW_RI_RES_WR_FETCHSZM V_FW_RI_RES_WR_FETCHSZM(1U)
|
|
|
|
|
#define FW_RI_RES_WR_FETCHSZM_S 26
|
|
|
|
|
#define FW_RI_RES_WR_FETCHSZM_M 0x1
|
|
|
|
|
#define FW_RI_RES_WR_FETCHSZM_V(x) ((x) << FW_RI_RES_WR_FETCHSZM_S)
|
|
|
|
|
#define FW_RI_RES_WR_FETCHSZM_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_FETCHSZM_S) & FW_RI_RES_WR_FETCHSZM_M)
|
|
|
|
|
#define FW_RI_RES_WR_FETCHSZM_F FW_RI_RES_WR_FETCHSZM_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_STATUSPGNS 25
|
|
|
|
|
#define M_FW_RI_RES_WR_STATUSPGNS 0x1
|
|
|
|
|
#define V_FW_RI_RES_WR_STATUSPGNS(x) ((x) << S_FW_RI_RES_WR_STATUSPGNS)
|
|
|
|
|
#define G_FW_RI_RES_WR_STATUSPGNS(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_STATUSPGNS) & M_FW_RI_RES_WR_STATUSPGNS)
|
|
|
|
|
#define F_FW_RI_RES_WR_STATUSPGNS V_FW_RI_RES_WR_STATUSPGNS(1U)
|
|
|
|
|
#define FW_RI_RES_WR_STATUSPGNS_S 25
|
|
|
|
|
#define FW_RI_RES_WR_STATUSPGNS_M 0x1
|
|
|
|
|
#define FW_RI_RES_WR_STATUSPGNS_V(x) ((x) << FW_RI_RES_WR_STATUSPGNS_S)
|
|
|
|
|
#define FW_RI_RES_WR_STATUSPGNS_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_STATUSPGNS_S) & FW_RI_RES_WR_STATUSPGNS_M)
|
|
|
|
|
#define FW_RI_RES_WR_STATUSPGNS_F FW_RI_RES_WR_STATUSPGNS_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_STATUSPGRO 24
|
|
|
|
|
#define M_FW_RI_RES_WR_STATUSPGRO 0x1
|
|
|
|
|
#define V_FW_RI_RES_WR_STATUSPGRO(x) ((x) << S_FW_RI_RES_WR_STATUSPGRO)
|
|
|
|
|
#define G_FW_RI_RES_WR_STATUSPGRO(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_STATUSPGRO) & M_FW_RI_RES_WR_STATUSPGRO)
|
|
|
|
|
#define F_FW_RI_RES_WR_STATUSPGRO V_FW_RI_RES_WR_STATUSPGRO(1U)
|
|
|
|
|
#define FW_RI_RES_WR_STATUSPGRO_S 24
|
|
|
|
|
#define FW_RI_RES_WR_STATUSPGRO_M 0x1
|
|
|
|
|
#define FW_RI_RES_WR_STATUSPGRO_V(x) ((x) << FW_RI_RES_WR_STATUSPGRO_S)
|
|
|
|
|
#define FW_RI_RES_WR_STATUSPGRO_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_STATUSPGRO_S) & FW_RI_RES_WR_STATUSPGRO_M)
|
|
|
|
|
#define FW_RI_RES_WR_STATUSPGRO_F FW_RI_RES_WR_STATUSPGRO_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_FETCHNS 23
|
|
|
|
|
#define M_FW_RI_RES_WR_FETCHNS 0x1
|
|
|
|
|
#define V_FW_RI_RES_WR_FETCHNS(x) ((x) << S_FW_RI_RES_WR_FETCHNS)
|
|
|
|
|
#define G_FW_RI_RES_WR_FETCHNS(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_FETCHNS) & M_FW_RI_RES_WR_FETCHNS)
|
|
|
|
|
#define F_FW_RI_RES_WR_FETCHNS V_FW_RI_RES_WR_FETCHNS(1U)
|
|
|
|
|
#define FW_RI_RES_WR_FETCHNS_S 23
|
|
|
|
|
#define FW_RI_RES_WR_FETCHNS_M 0x1
|
|
|
|
|
#define FW_RI_RES_WR_FETCHNS_V(x) ((x) << FW_RI_RES_WR_FETCHNS_S)
|
|
|
|
|
#define FW_RI_RES_WR_FETCHNS_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_FETCHNS_S) & FW_RI_RES_WR_FETCHNS_M)
|
|
|
|
|
#define FW_RI_RES_WR_FETCHNS_F FW_RI_RES_WR_FETCHNS_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_FETCHRO 22
|
|
|
|
|
#define M_FW_RI_RES_WR_FETCHRO 0x1
|
|
|
|
|
#define V_FW_RI_RES_WR_FETCHRO(x) ((x) << S_FW_RI_RES_WR_FETCHRO)
|
|
|
|
|
#define G_FW_RI_RES_WR_FETCHRO(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_FETCHRO) & M_FW_RI_RES_WR_FETCHRO)
|
|
|
|
|
#define F_FW_RI_RES_WR_FETCHRO V_FW_RI_RES_WR_FETCHRO(1U)
|
|
|
|
|
#define FW_RI_RES_WR_FETCHRO_S 22
|
|
|
|
|
#define FW_RI_RES_WR_FETCHRO_M 0x1
|
|
|
|
|
#define FW_RI_RES_WR_FETCHRO_V(x) ((x) << FW_RI_RES_WR_FETCHRO_S)
|
|
|
|
|
#define FW_RI_RES_WR_FETCHRO_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_FETCHRO_S) & FW_RI_RES_WR_FETCHRO_M)
|
|
|
|
|
#define FW_RI_RES_WR_FETCHRO_F FW_RI_RES_WR_FETCHRO_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_HOSTFCMODE 20
|
|
|
|
|
#define M_FW_RI_RES_WR_HOSTFCMODE 0x3
|
|
|
|
|
#define V_FW_RI_RES_WR_HOSTFCMODE(x) ((x) << S_FW_RI_RES_WR_HOSTFCMODE)
|
|
|
|
|
#define G_FW_RI_RES_WR_HOSTFCMODE(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_HOSTFCMODE) & M_FW_RI_RES_WR_HOSTFCMODE)
|
|
|
|
|
#define FW_RI_RES_WR_HOSTFCMODE_S 20
|
|
|
|
|
#define FW_RI_RES_WR_HOSTFCMODE_M 0x3
|
|
|
|
|
#define FW_RI_RES_WR_HOSTFCMODE_V(x) ((x) << FW_RI_RES_WR_HOSTFCMODE_S)
|
|
|
|
|
#define FW_RI_RES_WR_HOSTFCMODE_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_HOSTFCMODE_S) & FW_RI_RES_WR_HOSTFCMODE_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_CPRIO 19
|
|
|
|
|
#define M_FW_RI_RES_WR_CPRIO 0x1
|
|
|
|
|
#define V_FW_RI_RES_WR_CPRIO(x) ((x) << S_FW_RI_RES_WR_CPRIO)
|
|
|
|
|
#define G_FW_RI_RES_WR_CPRIO(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_CPRIO) & M_FW_RI_RES_WR_CPRIO)
|
|
|
|
|
#define F_FW_RI_RES_WR_CPRIO V_FW_RI_RES_WR_CPRIO(1U)
|
|
|
|
|
#define FW_RI_RES_WR_CPRIO_S 19
|
|
|
|
|
#define FW_RI_RES_WR_CPRIO_M 0x1
|
|
|
|
|
#define FW_RI_RES_WR_CPRIO_V(x) ((x) << FW_RI_RES_WR_CPRIO_S)
|
|
|
|
|
#define FW_RI_RES_WR_CPRIO_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_CPRIO_S) & FW_RI_RES_WR_CPRIO_M)
|
|
|
|
|
#define FW_RI_RES_WR_CPRIO_F FW_RI_RES_WR_CPRIO_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_ONCHIP 18
|
|
|
|
|
#define M_FW_RI_RES_WR_ONCHIP 0x1
|
|
|
|
|
#define V_FW_RI_RES_WR_ONCHIP(x) ((x) << S_FW_RI_RES_WR_ONCHIP)
|
|
|
|
|
#define G_FW_RI_RES_WR_ONCHIP(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_ONCHIP) & M_FW_RI_RES_WR_ONCHIP)
|
|
|
|
|
#define F_FW_RI_RES_WR_ONCHIP V_FW_RI_RES_WR_ONCHIP(1U)
|
|
|
|
|
#define FW_RI_RES_WR_ONCHIP_S 18
|
|
|
|
|
#define FW_RI_RES_WR_ONCHIP_M 0x1
|
|
|
|
|
#define FW_RI_RES_WR_ONCHIP_V(x) ((x) << FW_RI_RES_WR_ONCHIP_S)
|
|
|
|
|
#define FW_RI_RES_WR_ONCHIP_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_ONCHIP_S) & FW_RI_RES_WR_ONCHIP_M)
|
|
|
|
|
#define FW_RI_RES_WR_ONCHIP_F FW_RI_RES_WR_ONCHIP_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_PCIECHN 16
|
|
|
|
|
#define M_FW_RI_RES_WR_PCIECHN 0x3
|
|
|
|
|
#define V_FW_RI_RES_WR_PCIECHN(x) ((x) << S_FW_RI_RES_WR_PCIECHN)
|
|
|
|
|
#define G_FW_RI_RES_WR_PCIECHN(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_PCIECHN) & M_FW_RI_RES_WR_PCIECHN)
|
|
|
|
|
#define FW_RI_RES_WR_PCIECHN_S 16
|
|
|
|
|
#define FW_RI_RES_WR_PCIECHN_M 0x3
|
|
|
|
|
#define FW_RI_RES_WR_PCIECHN_V(x) ((x) << FW_RI_RES_WR_PCIECHN_S)
|
|
|
|
|
#define FW_RI_RES_WR_PCIECHN_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_PCIECHN_S) & FW_RI_RES_WR_PCIECHN_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_IQID 0
|
|
|
|
|
#define M_FW_RI_RES_WR_IQID 0xffff
|
|
|
|
|
#define V_FW_RI_RES_WR_IQID(x) ((x) << S_FW_RI_RES_WR_IQID)
|
|
|
|
|
#define G_FW_RI_RES_WR_IQID(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_IQID) & M_FW_RI_RES_WR_IQID)
|
|
|
|
|
#define FW_RI_RES_WR_IQID_S 0
|
|
|
|
|
#define FW_RI_RES_WR_IQID_M 0xffff
|
|
|
|
|
#define FW_RI_RES_WR_IQID_V(x) ((x) << FW_RI_RES_WR_IQID_S)
|
|
|
|
|
#define FW_RI_RES_WR_IQID_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_IQID_S) & FW_RI_RES_WR_IQID_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_DCAEN 31
|
|
|
|
|
#define M_FW_RI_RES_WR_DCAEN 0x1
|
|
|
|
|
#define V_FW_RI_RES_WR_DCAEN(x) ((x) << S_FW_RI_RES_WR_DCAEN)
|
|
|
|
|
#define G_FW_RI_RES_WR_DCAEN(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_DCAEN) & M_FW_RI_RES_WR_DCAEN)
|
|
|
|
|
#define F_FW_RI_RES_WR_DCAEN V_FW_RI_RES_WR_DCAEN(1U)
|
|
|
|
|
#define FW_RI_RES_WR_DCAEN_S 31
|
|
|
|
|
#define FW_RI_RES_WR_DCAEN_M 0x1
|
|
|
|
|
#define FW_RI_RES_WR_DCAEN_V(x) ((x) << FW_RI_RES_WR_DCAEN_S)
|
|
|
|
|
#define FW_RI_RES_WR_DCAEN_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_DCAEN_S) & FW_RI_RES_WR_DCAEN_M)
|
|
|
|
|
#define FW_RI_RES_WR_DCAEN_F FW_RI_RES_WR_DCAEN_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_DCACPU 26
|
|
|
|
|
#define M_FW_RI_RES_WR_DCACPU 0x1f
|
|
|
|
|
#define V_FW_RI_RES_WR_DCACPU(x) ((x) << S_FW_RI_RES_WR_DCACPU)
|
|
|
|
|
#define G_FW_RI_RES_WR_DCACPU(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_DCACPU) & M_FW_RI_RES_WR_DCACPU)
|
|
|
|
|
#define FW_RI_RES_WR_DCACPU_S 26
|
|
|
|
|
#define FW_RI_RES_WR_DCACPU_M 0x1f
|
|
|
|
|
#define FW_RI_RES_WR_DCACPU_V(x) ((x) << FW_RI_RES_WR_DCACPU_S)
|
|
|
|
|
#define FW_RI_RES_WR_DCACPU_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_DCACPU_S) & FW_RI_RES_WR_DCACPU_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_FBMIN 23
|
|
|
|
|
#define M_FW_RI_RES_WR_FBMIN 0x7
|
|
|
|
|
#define V_FW_RI_RES_WR_FBMIN(x) ((x) << S_FW_RI_RES_WR_FBMIN)
|
|
|
|
|
#define G_FW_RI_RES_WR_FBMIN(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_FBMIN) & M_FW_RI_RES_WR_FBMIN)
|
|
|
|
|
#define FW_RI_RES_WR_FBMIN_S 23
|
|
|
|
|
#define FW_RI_RES_WR_FBMIN_M 0x7
|
|
|
|
|
#define FW_RI_RES_WR_FBMIN_V(x) ((x) << FW_RI_RES_WR_FBMIN_S)
|
|
|
|
|
#define FW_RI_RES_WR_FBMIN_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_FBMIN_S) & FW_RI_RES_WR_FBMIN_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_FBMAX 20
|
|
|
|
|
#define M_FW_RI_RES_WR_FBMAX 0x7
|
|
|
|
|
#define V_FW_RI_RES_WR_FBMAX(x) ((x) << S_FW_RI_RES_WR_FBMAX)
|
|
|
|
|
#define G_FW_RI_RES_WR_FBMAX(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_FBMAX) & M_FW_RI_RES_WR_FBMAX)
|
|
|
|
|
#define FW_RI_RES_WR_FBMAX_S 20
|
|
|
|
|
#define FW_RI_RES_WR_FBMAX_M 0x7
|
|
|
|
|
#define FW_RI_RES_WR_FBMAX_V(x) ((x) << FW_RI_RES_WR_FBMAX_S)
|
|
|
|
|
#define FW_RI_RES_WR_FBMAX_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_FBMAX_S) & FW_RI_RES_WR_FBMAX_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_CIDXFTHRESHO 19
|
|
|
|
|
#define M_FW_RI_RES_WR_CIDXFTHRESHO 0x1
|
|
|
|
|
#define V_FW_RI_RES_WR_CIDXFTHRESHO(x) ((x) << S_FW_RI_RES_WR_CIDXFTHRESHO)
|
|
|
|
|
#define G_FW_RI_RES_WR_CIDXFTHRESHO(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_CIDXFTHRESHO) & M_FW_RI_RES_WR_CIDXFTHRESHO)
|
|
|
|
|
#define F_FW_RI_RES_WR_CIDXFTHRESHO V_FW_RI_RES_WR_CIDXFTHRESHO(1U)
|
|
|
|
|
#define FW_RI_RES_WR_CIDXFTHRESHO_S 19
|
|
|
|
|
#define FW_RI_RES_WR_CIDXFTHRESHO_M 0x1
|
|
|
|
|
#define FW_RI_RES_WR_CIDXFTHRESHO_V(x) ((x) << FW_RI_RES_WR_CIDXFTHRESHO_S)
|
|
|
|
|
#define FW_RI_RES_WR_CIDXFTHRESHO_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_CIDXFTHRESHO_S) & FW_RI_RES_WR_CIDXFTHRESHO_M)
|
|
|
|
|
#define FW_RI_RES_WR_CIDXFTHRESHO_F FW_RI_RES_WR_CIDXFTHRESHO_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_CIDXFTHRESH 16
|
|
|
|
|
#define M_FW_RI_RES_WR_CIDXFTHRESH 0x7
|
|
|
|
|
#define V_FW_RI_RES_WR_CIDXFTHRESH(x) ((x) << S_FW_RI_RES_WR_CIDXFTHRESH)
|
|
|
|
|
#define G_FW_RI_RES_WR_CIDXFTHRESH(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_CIDXFTHRESH) & M_FW_RI_RES_WR_CIDXFTHRESH)
|
|
|
|
|
#define FW_RI_RES_WR_CIDXFTHRESH_S 16
|
|
|
|
|
#define FW_RI_RES_WR_CIDXFTHRESH_M 0x7
|
|
|
|
|
#define FW_RI_RES_WR_CIDXFTHRESH_V(x) ((x) << FW_RI_RES_WR_CIDXFTHRESH_S)
|
|
|
|
|
#define FW_RI_RES_WR_CIDXFTHRESH_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_CIDXFTHRESH_S) & FW_RI_RES_WR_CIDXFTHRESH_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_EQSIZE 0
|
|
|
|
|
#define M_FW_RI_RES_WR_EQSIZE 0xffff
|
|
|
|
|
#define V_FW_RI_RES_WR_EQSIZE(x) ((x) << S_FW_RI_RES_WR_EQSIZE)
|
|
|
|
|
#define G_FW_RI_RES_WR_EQSIZE(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_EQSIZE) & M_FW_RI_RES_WR_EQSIZE)
|
|
|
|
|
#define FW_RI_RES_WR_EQSIZE_S 0
|
|
|
|
|
#define FW_RI_RES_WR_EQSIZE_M 0xffff
|
|
|
|
|
#define FW_RI_RES_WR_EQSIZE_V(x) ((x) << FW_RI_RES_WR_EQSIZE_S)
|
|
|
|
|
#define FW_RI_RES_WR_EQSIZE_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_EQSIZE_S) & FW_RI_RES_WR_EQSIZE_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_IQANDST 15
|
|
|
|
|
#define M_FW_RI_RES_WR_IQANDST 0x1
|
|
|
|
|
#define V_FW_RI_RES_WR_IQANDST(x) ((x) << S_FW_RI_RES_WR_IQANDST)
|
|
|
|
|
#define G_FW_RI_RES_WR_IQANDST(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_IQANDST) & M_FW_RI_RES_WR_IQANDST)
|
|
|
|
|
#define F_FW_RI_RES_WR_IQANDST V_FW_RI_RES_WR_IQANDST(1U)
|
|
|
|
|
#define FW_RI_RES_WR_IQANDST_S 15
|
|
|
|
|
#define FW_RI_RES_WR_IQANDST_M 0x1
|
|
|
|
|
#define FW_RI_RES_WR_IQANDST_V(x) ((x) << FW_RI_RES_WR_IQANDST_S)
|
|
|
|
|
#define FW_RI_RES_WR_IQANDST_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_IQANDST_S) & FW_RI_RES_WR_IQANDST_M)
|
|
|
|
|
#define FW_RI_RES_WR_IQANDST_F FW_RI_RES_WR_IQANDST_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_IQANUS 14
|
|
|
|
|
#define M_FW_RI_RES_WR_IQANUS 0x1
|
|
|
|
|
#define V_FW_RI_RES_WR_IQANUS(x) ((x) << S_FW_RI_RES_WR_IQANUS)
|
|
|
|
|
#define G_FW_RI_RES_WR_IQANUS(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_IQANUS) & M_FW_RI_RES_WR_IQANUS)
|
|
|
|
|
#define F_FW_RI_RES_WR_IQANUS V_FW_RI_RES_WR_IQANUS(1U)
|
|
|
|
|
#define FW_RI_RES_WR_IQANUS_S 14
|
|
|
|
|
#define FW_RI_RES_WR_IQANUS_M 0x1
|
|
|
|
|
#define FW_RI_RES_WR_IQANUS_V(x) ((x) << FW_RI_RES_WR_IQANUS_S)
|
|
|
|
|
#define FW_RI_RES_WR_IQANUS_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_IQANUS_S) & FW_RI_RES_WR_IQANUS_M)
|
|
|
|
|
#define FW_RI_RES_WR_IQANUS_F FW_RI_RES_WR_IQANUS_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_IQANUD 12
|
|
|
|
|
#define M_FW_RI_RES_WR_IQANUD 0x3
|
|
|
|
|
#define V_FW_RI_RES_WR_IQANUD(x) ((x) << S_FW_RI_RES_WR_IQANUD)
|
|
|
|
|
#define G_FW_RI_RES_WR_IQANUD(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_IQANUD) & M_FW_RI_RES_WR_IQANUD)
|
|
|
|
|
#define FW_RI_RES_WR_IQANUD_S 12
|
|
|
|
|
#define FW_RI_RES_WR_IQANUD_M 0x3
|
|
|
|
|
#define FW_RI_RES_WR_IQANUD_V(x) ((x) << FW_RI_RES_WR_IQANUD_S)
|
|
|
|
|
#define FW_RI_RES_WR_IQANUD_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_IQANUD_S) & FW_RI_RES_WR_IQANUD_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_IQANDSTINDEX 0
|
|
|
|
|
#define M_FW_RI_RES_WR_IQANDSTINDEX 0xfff
|
|
|
|
|
#define V_FW_RI_RES_WR_IQANDSTINDEX(x) ((x) << S_FW_RI_RES_WR_IQANDSTINDEX)
|
|
|
|
|
#define G_FW_RI_RES_WR_IQANDSTINDEX(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_IQANDSTINDEX) & M_FW_RI_RES_WR_IQANDSTINDEX)
|
|
|
|
|
#define FW_RI_RES_WR_IQANDSTINDEX_S 0
|
|
|
|
|
#define FW_RI_RES_WR_IQANDSTINDEX_M 0xfff
|
|
|
|
|
#define FW_RI_RES_WR_IQANDSTINDEX_V(x) ((x) << FW_RI_RES_WR_IQANDSTINDEX_S)
|
|
|
|
|
#define FW_RI_RES_WR_IQANDSTINDEX_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_IQANDSTINDEX_S) & FW_RI_RES_WR_IQANDSTINDEX_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_IQDROPRSS 15
|
|
|
|
|
#define M_FW_RI_RES_WR_IQDROPRSS 0x1
|
|
|
|
|
#define V_FW_RI_RES_WR_IQDROPRSS(x) ((x) << S_FW_RI_RES_WR_IQDROPRSS)
|
|
|
|
|
#define G_FW_RI_RES_WR_IQDROPRSS(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_IQDROPRSS) & M_FW_RI_RES_WR_IQDROPRSS)
|
|
|
|
|
#define F_FW_RI_RES_WR_IQDROPRSS V_FW_RI_RES_WR_IQDROPRSS(1U)
|
|
|
|
|
#define FW_RI_RES_WR_IQDROPRSS_S 15
|
|
|
|
|
#define FW_RI_RES_WR_IQDROPRSS_M 0x1
|
|
|
|
|
#define FW_RI_RES_WR_IQDROPRSS_V(x) ((x) << FW_RI_RES_WR_IQDROPRSS_S)
|
|
|
|
|
#define FW_RI_RES_WR_IQDROPRSS_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_IQDROPRSS_S) & FW_RI_RES_WR_IQDROPRSS_M)
|
|
|
|
|
#define FW_RI_RES_WR_IQDROPRSS_F FW_RI_RES_WR_IQDROPRSS_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_IQGTSMODE 14
|
|
|
|
|
#define M_FW_RI_RES_WR_IQGTSMODE 0x1
|
|
|
|
|
#define V_FW_RI_RES_WR_IQGTSMODE(x) ((x) << S_FW_RI_RES_WR_IQGTSMODE)
|
|
|
|
|
#define G_FW_RI_RES_WR_IQGTSMODE(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_IQGTSMODE) & M_FW_RI_RES_WR_IQGTSMODE)
|
|
|
|
|
#define F_FW_RI_RES_WR_IQGTSMODE V_FW_RI_RES_WR_IQGTSMODE(1U)
|
|
|
|
|
#define FW_RI_RES_WR_IQGTSMODE_S 14
|
|
|
|
|
#define FW_RI_RES_WR_IQGTSMODE_M 0x1
|
|
|
|
|
#define FW_RI_RES_WR_IQGTSMODE_V(x) ((x) << FW_RI_RES_WR_IQGTSMODE_S)
|
|
|
|
|
#define FW_RI_RES_WR_IQGTSMODE_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_IQGTSMODE_S) & FW_RI_RES_WR_IQGTSMODE_M)
|
|
|
|
|
#define FW_RI_RES_WR_IQGTSMODE_F FW_RI_RES_WR_IQGTSMODE_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_IQPCIECH 12
|
|
|
|
|
#define M_FW_RI_RES_WR_IQPCIECH 0x3
|
|
|
|
|
#define V_FW_RI_RES_WR_IQPCIECH(x) ((x) << S_FW_RI_RES_WR_IQPCIECH)
|
|
|
|
|
#define G_FW_RI_RES_WR_IQPCIECH(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_IQPCIECH) & M_FW_RI_RES_WR_IQPCIECH)
|
|
|
|
|
#define FW_RI_RES_WR_IQPCIECH_S 12
|
|
|
|
|
#define FW_RI_RES_WR_IQPCIECH_M 0x3
|
|
|
|
|
#define FW_RI_RES_WR_IQPCIECH_V(x) ((x) << FW_RI_RES_WR_IQPCIECH_S)
|
|
|
|
|
#define FW_RI_RES_WR_IQPCIECH_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_IQPCIECH_S) & FW_RI_RES_WR_IQPCIECH_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_IQDCAEN 11
|
|
|
|
|
#define M_FW_RI_RES_WR_IQDCAEN 0x1
|
|
|
|
|
#define V_FW_RI_RES_WR_IQDCAEN(x) ((x) << S_FW_RI_RES_WR_IQDCAEN)
|
|
|
|
|
#define G_FW_RI_RES_WR_IQDCAEN(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_IQDCAEN) & M_FW_RI_RES_WR_IQDCAEN)
|
|
|
|
|
#define F_FW_RI_RES_WR_IQDCAEN V_FW_RI_RES_WR_IQDCAEN(1U)
|
|
|
|
|
#define FW_RI_RES_WR_IQDCAEN_S 11
|
|
|
|
|
#define FW_RI_RES_WR_IQDCAEN_M 0x1
|
|
|
|
|
#define FW_RI_RES_WR_IQDCAEN_V(x) ((x) << FW_RI_RES_WR_IQDCAEN_S)
|
|
|
|
|
#define FW_RI_RES_WR_IQDCAEN_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_IQDCAEN_S) & FW_RI_RES_WR_IQDCAEN_M)
|
|
|
|
|
#define FW_RI_RES_WR_IQDCAEN_F FW_RI_RES_WR_IQDCAEN_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_IQDCACPU 6
|
|
|
|
|
#define M_FW_RI_RES_WR_IQDCACPU 0x1f
|
|
|
|
|
#define V_FW_RI_RES_WR_IQDCACPU(x) ((x) << S_FW_RI_RES_WR_IQDCACPU)
|
|
|
|
|
#define G_FW_RI_RES_WR_IQDCACPU(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_IQDCACPU) & M_FW_RI_RES_WR_IQDCACPU)
|
|
|
|
|
#define FW_RI_RES_WR_IQDCACPU_S 6
|
|
|
|
|
#define FW_RI_RES_WR_IQDCACPU_M 0x1f
|
|
|
|
|
#define FW_RI_RES_WR_IQDCACPU_V(x) ((x) << FW_RI_RES_WR_IQDCACPU_S)
|
|
|
|
|
#define FW_RI_RES_WR_IQDCACPU_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_IQDCACPU_S) & FW_RI_RES_WR_IQDCACPU_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_IQINTCNTTHRESH 4
|
|
|
|
|
#define M_FW_RI_RES_WR_IQINTCNTTHRESH 0x3
|
|
|
|
|
#define V_FW_RI_RES_WR_IQINTCNTTHRESH(x) \
|
|
|
|
|
((x) << S_FW_RI_RES_WR_IQINTCNTTHRESH)
|
|
|
|
|
#define G_FW_RI_RES_WR_IQINTCNTTHRESH(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_IQINTCNTTHRESH) & M_FW_RI_RES_WR_IQINTCNTTHRESH)
|
|
|
|
|
#define FW_RI_RES_WR_IQINTCNTTHRESH_S 4
|
|
|
|
|
#define FW_RI_RES_WR_IQINTCNTTHRESH_M 0x3
|
|
|
|
|
#define FW_RI_RES_WR_IQINTCNTTHRESH_V(x) \
|
|
|
|
|
((x) << FW_RI_RES_WR_IQINTCNTTHRESH_S)
|
|
|
|
|
#define FW_RI_RES_WR_IQINTCNTTHRESH_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_IQINTCNTTHRESH_S) & FW_RI_RES_WR_IQINTCNTTHRESH_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_IQO 3
|
|
|
|
|
#define M_FW_RI_RES_WR_IQO 0x1
|
|
|
|
|
#define V_FW_RI_RES_WR_IQO(x) ((x) << S_FW_RI_RES_WR_IQO)
|
|
|
|
|
#define G_FW_RI_RES_WR_IQO(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_IQO) & M_FW_RI_RES_WR_IQO)
|
|
|
|
|
#define F_FW_RI_RES_WR_IQO V_FW_RI_RES_WR_IQO(1U)
|
|
|
|
|
#define FW_RI_RES_WR_IQO_S 3
|
|
|
|
|
#define FW_RI_RES_WR_IQO_M 0x1
|
|
|
|
|
#define FW_RI_RES_WR_IQO_V(x) ((x) << FW_RI_RES_WR_IQO_S)
|
|
|
|
|
#define FW_RI_RES_WR_IQO_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_IQO_S) & FW_RI_RES_WR_IQO_M)
|
|
|
|
|
#define FW_RI_RES_WR_IQO_F FW_RI_RES_WR_IQO_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_IQCPRIO 2
|
|
|
|
|
#define M_FW_RI_RES_WR_IQCPRIO 0x1
|
|
|
|
|
#define V_FW_RI_RES_WR_IQCPRIO(x) ((x) << S_FW_RI_RES_WR_IQCPRIO)
|
|
|
|
|
#define G_FW_RI_RES_WR_IQCPRIO(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_IQCPRIO) & M_FW_RI_RES_WR_IQCPRIO)
|
|
|
|
|
#define F_FW_RI_RES_WR_IQCPRIO V_FW_RI_RES_WR_IQCPRIO(1U)
|
|
|
|
|
#define FW_RI_RES_WR_IQCPRIO_S 2
|
|
|
|
|
#define FW_RI_RES_WR_IQCPRIO_M 0x1
|
|
|
|
|
#define FW_RI_RES_WR_IQCPRIO_V(x) ((x) << FW_RI_RES_WR_IQCPRIO_S)
|
|
|
|
|
#define FW_RI_RES_WR_IQCPRIO_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_IQCPRIO_S) & FW_RI_RES_WR_IQCPRIO_M)
|
|
|
|
|
#define FW_RI_RES_WR_IQCPRIO_F FW_RI_RES_WR_IQCPRIO_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_IQESIZE 0
|
|
|
|
|
#define M_FW_RI_RES_WR_IQESIZE 0x3
|
|
|
|
|
#define V_FW_RI_RES_WR_IQESIZE(x) ((x) << S_FW_RI_RES_WR_IQESIZE)
|
|
|
|
|
#define G_FW_RI_RES_WR_IQESIZE(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_IQESIZE) & M_FW_RI_RES_WR_IQESIZE)
|
|
|
|
|
#define FW_RI_RES_WR_IQESIZE_S 0
|
|
|
|
|
#define FW_RI_RES_WR_IQESIZE_M 0x3
|
|
|
|
|
#define FW_RI_RES_WR_IQESIZE_V(x) ((x) << FW_RI_RES_WR_IQESIZE_S)
|
|
|
|
|
#define FW_RI_RES_WR_IQESIZE_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_IQESIZE_S) & FW_RI_RES_WR_IQESIZE_M)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_IQNS 31
|
|
|
|
|
#define M_FW_RI_RES_WR_IQNS 0x1
|
|
|
|
|
#define V_FW_RI_RES_WR_IQNS(x) ((x) << S_FW_RI_RES_WR_IQNS)
|
|
|
|
|
#define G_FW_RI_RES_WR_IQNS(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_IQNS) & M_FW_RI_RES_WR_IQNS)
|
|
|
|
|
#define F_FW_RI_RES_WR_IQNS V_FW_RI_RES_WR_IQNS(1U)
|
|
|
|
|
#define FW_RI_RES_WR_IQNS_S 31
|
|
|
|
|
#define FW_RI_RES_WR_IQNS_M 0x1
|
|
|
|
|
#define FW_RI_RES_WR_IQNS_V(x) ((x) << FW_RI_RES_WR_IQNS_S)
|
|
|
|
|
#define FW_RI_RES_WR_IQNS_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_IQNS_S) & FW_RI_RES_WR_IQNS_M)
|
|
|
|
|
#define FW_RI_RES_WR_IQNS_F FW_RI_RES_WR_IQNS_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_RES_WR_IQRO 30
|
|
|
|
|
#define M_FW_RI_RES_WR_IQRO 0x1
|
|
|
|
|
#define V_FW_RI_RES_WR_IQRO(x) ((x) << S_FW_RI_RES_WR_IQRO)
|
|
|
|
|
#define G_FW_RI_RES_WR_IQRO(x) \
|
|
|
|
|
(((x) >> S_FW_RI_RES_WR_IQRO) & M_FW_RI_RES_WR_IQRO)
|
|
|
|
|
#define F_FW_RI_RES_WR_IQRO V_FW_RI_RES_WR_IQRO(1U)
|
|
|
|
|
#define FW_RI_RES_WR_IQRO_S 30
|
|
|
|
|
#define FW_RI_RES_WR_IQRO_M 0x1
|
|
|
|
|
#define FW_RI_RES_WR_IQRO_V(x) ((x) << FW_RI_RES_WR_IQRO_S)
|
|
|
|
|
#define FW_RI_RES_WR_IQRO_G(x) \
|
|
|
|
|
(((x) >> FW_RI_RES_WR_IQRO_S) & FW_RI_RES_WR_IQRO_M)
|
|
|
|
|
#define FW_RI_RES_WR_IQRO_F FW_RI_RES_WR_IQRO_V(1U)
|
|
|
|
|
|
|
|
|
|
struct fw_ri_rdma_write_wr {
|
|
|
|
|
__u8 opcode;
|
|
|
|
@ -562,11 +562,11 @@ struct fw_ri_send_wr {
|
|
|
|
|
#endif
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_SEND_WR_SENDOP 0
|
|
|
|
|
#define M_FW_RI_SEND_WR_SENDOP 0xf
|
|
|
|
|
#define V_FW_RI_SEND_WR_SENDOP(x) ((x) << S_FW_RI_SEND_WR_SENDOP)
|
|
|
|
|
#define G_FW_RI_SEND_WR_SENDOP(x) \
|
|
|
|
|
(((x) >> S_FW_RI_SEND_WR_SENDOP) & M_FW_RI_SEND_WR_SENDOP)
|
|
|
|
|
#define FW_RI_SEND_WR_SENDOP_S 0
|
|
|
|
|
#define FW_RI_SEND_WR_SENDOP_M 0xf
|
|
|
|
|
#define FW_RI_SEND_WR_SENDOP_V(x) ((x) << FW_RI_SEND_WR_SENDOP_S)
|
|
|
|
|
#define FW_RI_SEND_WR_SENDOP_G(x) \
|
|
|
|
|
(((x) >> FW_RI_SEND_WR_SENDOP_S) & FW_RI_SEND_WR_SENDOP_M)
|
|
|
|
|
|
|
|
|
|
struct fw_ri_rdma_read_wr {
|
|
|
|
|
__u8 opcode;
|
|
|
|
@ -612,25 +612,25 @@ struct fw_ri_bind_mw_wr {
|
|
|
|
|
__be64 r4;
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_BIND_MW_WR_QPBINDE 6
|
|
|
|
|
#define M_FW_RI_BIND_MW_WR_QPBINDE 0x1
|
|
|
|
|
#define V_FW_RI_BIND_MW_WR_QPBINDE(x) ((x) << S_FW_RI_BIND_MW_WR_QPBINDE)
|
|
|
|
|
#define G_FW_RI_BIND_MW_WR_QPBINDE(x) \
|
|
|
|
|
(((x) >> S_FW_RI_BIND_MW_WR_QPBINDE) & M_FW_RI_BIND_MW_WR_QPBINDE)
|
|
|
|
|
#define F_FW_RI_BIND_MW_WR_QPBINDE V_FW_RI_BIND_MW_WR_QPBINDE(1U)
|
|
|
|
|
#define FW_RI_BIND_MW_WR_QPBINDE_S 6
|
|
|
|
|
#define FW_RI_BIND_MW_WR_QPBINDE_M 0x1
|
|
|
|
|
#define FW_RI_BIND_MW_WR_QPBINDE_V(x) ((x) << FW_RI_BIND_MW_WR_QPBINDE_S)
|
|
|
|
|
#define FW_RI_BIND_MW_WR_QPBINDE_G(x) \
|
|
|
|
|
(((x) >> FW_RI_BIND_MW_WR_QPBINDE_S) & FW_RI_BIND_MW_WR_QPBINDE_M)
|
|
|
|
|
#define FW_RI_BIND_MW_WR_QPBINDE_F FW_RI_BIND_MW_WR_QPBINDE_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_BIND_MW_WR_NS 5
|
|
|
|
|
#define M_FW_RI_BIND_MW_WR_NS 0x1
|
|
|
|
|
#define V_FW_RI_BIND_MW_WR_NS(x) ((x) << S_FW_RI_BIND_MW_WR_NS)
|
|
|
|
|
#define G_FW_RI_BIND_MW_WR_NS(x) \
|
|
|
|
|
(((x) >> S_FW_RI_BIND_MW_WR_NS) & M_FW_RI_BIND_MW_WR_NS)
|
|
|
|
|
#define F_FW_RI_BIND_MW_WR_NS V_FW_RI_BIND_MW_WR_NS(1U)
|
|
|
|
|
#define FW_RI_BIND_MW_WR_NS_S 5
|
|
|
|
|
#define FW_RI_BIND_MW_WR_NS_M 0x1
|
|
|
|
|
#define FW_RI_BIND_MW_WR_NS_V(x) ((x) << FW_RI_BIND_MW_WR_NS_S)
|
|
|
|
|
#define FW_RI_BIND_MW_WR_NS_G(x) \
|
|
|
|
|
(((x) >> FW_RI_BIND_MW_WR_NS_S) & FW_RI_BIND_MW_WR_NS_M)
|
|
|
|
|
#define FW_RI_BIND_MW_WR_NS_F FW_RI_BIND_MW_WR_NS_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_BIND_MW_WR_DCACPU 0
|
|
|
|
|
#define M_FW_RI_BIND_MW_WR_DCACPU 0x1f
|
|
|
|
|
#define V_FW_RI_BIND_MW_WR_DCACPU(x) ((x) << S_FW_RI_BIND_MW_WR_DCACPU)
|
|
|
|
|
#define G_FW_RI_BIND_MW_WR_DCACPU(x) \
|
|
|
|
|
(((x) >> S_FW_RI_BIND_MW_WR_DCACPU) & M_FW_RI_BIND_MW_WR_DCACPU)
|
|
|
|
|
#define FW_RI_BIND_MW_WR_DCACPU_S 0
|
|
|
|
|
#define FW_RI_BIND_MW_WR_DCACPU_M 0x1f
|
|
|
|
|
#define FW_RI_BIND_MW_WR_DCACPU_V(x) ((x) << FW_RI_BIND_MW_WR_DCACPU_S)
|
|
|
|
|
#define FW_RI_BIND_MW_WR_DCACPU_G(x) \
|
|
|
|
|
(((x) >> FW_RI_BIND_MW_WR_DCACPU_S) & FW_RI_BIND_MW_WR_DCACPU_M)
|
|
|
|
|
|
|
|
|
|
struct fw_ri_fr_nsmr_wr {
|
|
|
|
|
__u8 opcode;
|
|
|
|
@ -649,25 +649,25 @@ struct fw_ri_fr_nsmr_wr {
|
|
|
|
|
__be32 va_lo_fbo;
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_FR_NSMR_WR_QPBINDE 6
|
|
|
|
|
#define M_FW_RI_FR_NSMR_WR_QPBINDE 0x1
|
|
|
|
|
#define V_FW_RI_FR_NSMR_WR_QPBINDE(x) ((x) << S_FW_RI_FR_NSMR_WR_QPBINDE)
|
|
|
|
|
#define G_FW_RI_FR_NSMR_WR_QPBINDE(x) \
|
|
|
|
|
(((x) >> S_FW_RI_FR_NSMR_WR_QPBINDE) & M_FW_RI_FR_NSMR_WR_QPBINDE)
|
|
|
|
|
#define F_FW_RI_FR_NSMR_WR_QPBINDE V_FW_RI_FR_NSMR_WR_QPBINDE(1U)
|
|
|
|
|
#define FW_RI_FR_NSMR_WR_QPBINDE_S 6
|
|
|
|
|
#define FW_RI_FR_NSMR_WR_QPBINDE_M 0x1
|
|
|
|
|
#define FW_RI_FR_NSMR_WR_QPBINDE_V(x) ((x) << FW_RI_FR_NSMR_WR_QPBINDE_S)
|
|
|
|
|
#define FW_RI_FR_NSMR_WR_QPBINDE_G(x) \
|
|
|
|
|
(((x) >> FW_RI_FR_NSMR_WR_QPBINDE_S) & FW_RI_FR_NSMR_WR_QPBINDE_M)
|
|
|
|
|
#define FW_RI_FR_NSMR_WR_QPBINDE_F FW_RI_FR_NSMR_WR_QPBINDE_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_FR_NSMR_WR_NS 5
|
|
|
|
|
#define M_FW_RI_FR_NSMR_WR_NS 0x1
|
|
|
|
|
#define V_FW_RI_FR_NSMR_WR_NS(x) ((x) << S_FW_RI_FR_NSMR_WR_NS)
|
|
|
|
|
#define G_FW_RI_FR_NSMR_WR_NS(x) \
|
|
|
|
|
(((x) >> S_FW_RI_FR_NSMR_WR_NS) & M_FW_RI_FR_NSMR_WR_NS)
|
|
|
|
|
#define F_FW_RI_FR_NSMR_WR_NS V_FW_RI_FR_NSMR_WR_NS(1U)
|
|
|
|
|
#define FW_RI_FR_NSMR_WR_NS_S 5
|
|
|
|
|
#define FW_RI_FR_NSMR_WR_NS_M 0x1
|
|
|
|
|
#define FW_RI_FR_NSMR_WR_NS_V(x) ((x) << FW_RI_FR_NSMR_WR_NS_S)
|
|
|
|
|
#define FW_RI_FR_NSMR_WR_NS_G(x) \
|
|
|
|
|
(((x) >> FW_RI_FR_NSMR_WR_NS_S) & FW_RI_FR_NSMR_WR_NS_M)
|
|
|
|
|
#define FW_RI_FR_NSMR_WR_NS_F FW_RI_FR_NSMR_WR_NS_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_FR_NSMR_WR_DCACPU 0
|
|
|
|
|
#define M_FW_RI_FR_NSMR_WR_DCACPU 0x1f
|
|
|
|
|
#define V_FW_RI_FR_NSMR_WR_DCACPU(x) ((x) << S_FW_RI_FR_NSMR_WR_DCACPU)
|
|
|
|
|
#define G_FW_RI_FR_NSMR_WR_DCACPU(x) \
|
|
|
|
|
(((x) >> S_FW_RI_FR_NSMR_WR_DCACPU) & M_FW_RI_FR_NSMR_WR_DCACPU)
|
|
|
|
|
#define FW_RI_FR_NSMR_WR_DCACPU_S 0
|
|
|
|
|
#define FW_RI_FR_NSMR_WR_DCACPU_M 0x1f
|
|
|
|
|
#define FW_RI_FR_NSMR_WR_DCACPU_V(x) ((x) << FW_RI_FR_NSMR_WR_DCACPU_S)
|
|
|
|
|
#define FW_RI_FR_NSMR_WR_DCACPU_G(x) \
|
|
|
|
|
(((x) >> FW_RI_FR_NSMR_WR_DCACPU_S) & FW_RI_FR_NSMR_WR_DCACPU_M)
|
|
|
|
|
|
|
|
|
|
struct fw_ri_inv_lstag_wr {
|
|
|
|
|
__u8 opcode;
|
|
|
|
@ -740,18 +740,18 @@ struct fw_ri_wr {
|
|
|
|
|
} u;
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_WR_MPAREQBIT 7
|
|
|
|
|
#define M_FW_RI_WR_MPAREQBIT 0x1
|
|
|
|
|
#define V_FW_RI_WR_MPAREQBIT(x) ((x) << S_FW_RI_WR_MPAREQBIT)
|
|
|
|
|
#define G_FW_RI_WR_MPAREQBIT(x) \
|
|
|
|
|
(((x) >> S_FW_RI_WR_MPAREQBIT) & M_FW_RI_WR_MPAREQBIT)
|
|
|
|
|
#define F_FW_RI_WR_MPAREQBIT V_FW_RI_WR_MPAREQBIT(1U)
|
|
|
|
|
#define FW_RI_WR_MPAREQBIT_S 7
|
|
|
|
|
#define FW_RI_WR_MPAREQBIT_M 0x1
|
|
|
|
|
#define FW_RI_WR_MPAREQBIT_V(x) ((x) << FW_RI_WR_MPAREQBIT_S)
|
|
|
|
|
#define FW_RI_WR_MPAREQBIT_G(x) \
|
|
|
|
|
(((x) >> FW_RI_WR_MPAREQBIT_S) & FW_RI_WR_MPAREQBIT_M)
|
|
|
|
|
#define FW_RI_WR_MPAREQBIT_F FW_RI_WR_MPAREQBIT_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_FW_RI_WR_P2PTYPE 0
|
|
|
|
|
#define M_FW_RI_WR_P2PTYPE 0xf
|
|
|
|
|
#define V_FW_RI_WR_P2PTYPE(x) ((x) << S_FW_RI_WR_P2PTYPE)
|
|
|
|
|
#define G_FW_RI_WR_P2PTYPE(x) \
|
|
|
|
|
(((x) >> S_FW_RI_WR_P2PTYPE) & M_FW_RI_WR_P2PTYPE)
|
|
|
|
|
#define FW_RI_WR_P2PTYPE_S 0
|
|
|
|
|
#define FW_RI_WR_P2PTYPE_M 0xf
|
|
|
|
|
#define FW_RI_WR_P2PTYPE_V(x) ((x) << FW_RI_WR_P2PTYPE_S)
|
|
|
|
|
#define FW_RI_WR_P2PTYPE_G(x) \
|
|
|
|
|
(((x) >> FW_RI_WR_P2PTYPE_S) & FW_RI_WR_P2PTYPE_M)
|
|
|
|
|
|
|
|
|
|
struct tcp_options {
|
|
|
|
|
__be16 mss;
|
|
|
|
@ -783,58 +783,58 @@ struct cpl_pass_accept_req {
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
/* cpl_pass_accept_req.hdr_len fields */
|
|
|
|
|
#define S_SYN_RX_CHAN 0
|
|
|
|
|
#define M_SYN_RX_CHAN 0xF
|
|
|
|
|
#define V_SYN_RX_CHAN(x) ((x) << S_SYN_RX_CHAN)
|
|
|
|
|
#define G_SYN_RX_CHAN(x) (((x) >> S_SYN_RX_CHAN) & M_SYN_RX_CHAN)
|
|
|
|
|
#define SYN_RX_CHAN_S 0
|
|
|
|
|
#define SYN_RX_CHAN_M 0xF
|
|
|
|
|
#define SYN_RX_CHAN_V(x) ((x) << SYN_RX_CHAN_S)
|
|
|
|
|
#define SYN_RX_CHAN_G(x) (((x) >> SYN_RX_CHAN_S) & SYN_RX_CHAN_M)
|
|
|
|
|
|
|
|
|
|
#define S_TCP_HDR_LEN 10
|
|
|
|
|
#define M_TCP_HDR_LEN 0x3F
|
|
|
|
|
#define V_TCP_HDR_LEN(x) ((x) << S_TCP_HDR_LEN)
|
|
|
|
|
#define G_TCP_HDR_LEN(x) (((x) >> S_TCP_HDR_LEN) & M_TCP_HDR_LEN)
|
|
|
|
|
#define TCP_HDR_LEN_S 10
|
|
|
|
|
#define TCP_HDR_LEN_M 0x3F
|
|
|
|
|
#define TCP_HDR_LEN_V(x) ((x) << TCP_HDR_LEN_S)
|
|
|
|
|
#define TCP_HDR_LEN_G(x) (((x) >> TCP_HDR_LEN_S) & TCP_HDR_LEN_M)
|
|
|
|
|
|
|
|
|
|
#define S_IP_HDR_LEN 16
|
|
|
|
|
#define M_IP_HDR_LEN 0x3FF
|
|
|
|
|
#define V_IP_HDR_LEN(x) ((x) << S_IP_HDR_LEN)
|
|
|
|
|
#define G_IP_HDR_LEN(x) (((x) >> S_IP_HDR_LEN) & M_IP_HDR_LEN)
|
|
|
|
|
#define IP_HDR_LEN_S 16
|
|
|
|
|
#define IP_HDR_LEN_M 0x3FF
|
|
|
|
|
#define IP_HDR_LEN_V(x) ((x) << IP_HDR_LEN_S)
|
|
|
|
|
#define IP_HDR_LEN_G(x) (((x) >> IP_HDR_LEN_S) & IP_HDR_LEN_M)
|
|
|
|
|
|
|
|
|
|
#define S_ETH_HDR_LEN 26
|
|
|
|
|
#define M_ETH_HDR_LEN 0x1F
|
|
|
|
|
#define V_ETH_HDR_LEN(x) ((x) << S_ETH_HDR_LEN)
|
|
|
|
|
#define G_ETH_HDR_LEN(x) (((x) >> S_ETH_HDR_LEN) & M_ETH_HDR_LEN)
|
|
|
|
|
#define ETH_HDR_LEN_S 26
|
|
|
|
|
#define ETH_HDR_LEN_M 0x1F
|
|
|
|
|
#define ETH_HDR_LEN_V(x) ((x) << ETH_HDR_LEN_S)
|
|
|
|
|
#define ETH_HDR_LEN_G(x) (((x) >> ETH_HDR_LEN_S) & ETH_HDR_LEN_M)
|
|
|
|
|
|
|
|
|
|
/* cpl_pass_accept_req.l2info fields */
|
|
|
|
|
#define S_SYN_MAC_IDX 0
|
|
|
|
|
#define M_SYN_MAC_IDX 0x1FF
|
|
|
|
|
#define V_SYN_MAC_IDX(x) ((x) << S_SYN_MAC_IDX)
|
|
|
|
|
#define G_SYN_MAC_IDX(x) (((x) >> S_SYN_MAC_IDX) & M_SYN_MAC_IDX)
|
|
|
|
|
#define SYN_MAC_IDX_S 0
|
|
|
|
|
#define SYN_MAC_IDX_M 0x1FF
|
|
|
|
|
#define SYN_MAC_IDX_V(x) ((x) << SYN_MAC_IDX_S)
|
|
|
|
|
#define SYN_MAC_IDX_G(x) (((x) >> SYN_MAC_IDX_S) & SYN_MAC_IDX_M)
|
|
|
|
|
|
|
|
|
|
#define S_SYN_XACT_MATCH 9
|
|
|
|
|
#define V_SYN_XACT_MATCH(x) ((x) << S_SYN_XACT_MATCH)
|
|
|
|
|
#define F_SYN_XACT_MATCH V_SYN_XACT_MATCH(1U)
|
|
|
|
|
#define SYN_XACT_MATCH_S 9
|
|
|
|
|
#define SYN_XACT_MATCH_V(x) ((x) << SYN_XACT_MATCH_S)
|
|
|
|
|
#define SYN_XACT_MATCH_F SYN_XACT_MATCH_V(1U)
|
|
|
|
|
|
|
|
|
|
#define S_SYN_INTF 12
|
|
|
|
|
#define M_SYN_INTF 0xF
|
|
|
|
|
#define V_SYN_INTF(x) ((x) << S_SYN_INTF)
|
|
|
|
|
#define G_SYN_INTF(x) (((x) >> S_SYN_INTF) & M_SYN_INTF)
|
|
|
|
|
#define SYN_INTF_S 12
|
|
|
|
|
#define SYN_INTF_M 0xF
|
|
|
|
|
#define SYN_INTF_V(x) ((x) << SYN_INTF_S)
|
|
|
|
|
#define SYN_INTF_G(x) (((x) >> SYN_INTF_S) & SYN_INTF_M)
|
|
|
|
|
|
|
|
|
|
struct ulptx_idata {
|
|
|
|
|
__be32 cmd_more;
|
|
|
|
|
__be32 len;
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
#define S_ULPTX_NSGE 0
|
|
|
|
|
#define M_ULPTX_NSGE 0xFFFF
|
|
|
|
|
#define V_ULPTX_NSGE(x) ((x) << S_ULPTX_NSGE)
|
|
|
|
|
#define ULPTX_NSGE_S 0
|
|
|
|
|
#define ULPTX_NSGE_M 0xFFFF
|
|
|
|
|
#define ULPTX_NSGE_V(x) ((x) << ULPTX_NSGE_S)
|
|
|
|
|
|
|
|
|
|
#define S_RX_DACK_MODE 29
|
|
|
|
|
#define M_RX_DACK_MODE 0x3
|
|
|
|
|
#define V_RX_DACK_MODE(x) ((x) << S_RX_DACK_MODE)
|
|
|
|
|
#define G_RX_DACK_MODE(x) (((x) >> S_RX_DACK_MODE) & M_RX_DACK_MODE)
|
|
|
|
|
#define RX_DACK_MODE_S 29
|
|
|
|
|
#define RX_DACK_MODE_M 0x3
|
|
|
|
|
#define RX_DACK_MODE_V(x) ((x) << RX_DACK_MODE_S)
|
|
|
|
|
#define RX_DACK_MODE_G(x) (((x) >> RX_DACK_MODE_S) & RX_DACK_MODE_M)
|
|
|
|
|
|
|
|
|
|
#define S_RX_DACK_CHANGE 31
|
|
|
|
|
#define V_RX_DACK_CHANGE(x) ((x) << S_RX_DACK_CHANGE)
|
|
|
|
|
#define F_RX_DACK_CHANGE V_RX_DACK_CHANGE(1U)
|
|
|
|
|
#define RX_DACK_CHANGE_S 31
|
|
|
|
|
#define RX_DACK_CHANGE_V(x) ((x) << RX_DACK_CHANGE_S)
|
|
|
|
|
#define RX_DACK_CHANGE_F RX_DACK_CHANGE_V(1U)
|
|
|
|
|
|
|
|
|
|
enum { /* TCP congestion control algorithms */
|
|
|
|
|
CONG_ALG_RENO,
|
|
|
|
@ -843,10 +843,10 @@ enum { /* TCP congestion control algorithms */
|
|
|
|
|
CONG_ALG_HIGHSPEED
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
#define S_CONG_CNTRL 14
|
|
|
|
|
#define M_CONG_CNTRL 0x3
|
|
|
|
|
#define V_CONG_CNTRL(x) ((x) << S_CONG_CNTRL)
|
|
|
|
|
#define G_CONG_CNTRL(x) (((x) >> S_CONG_CNTRL) & M_CONG_CNTRL)
|
|
|
|
|
#define CONG_CNTRL_S 14
|
|
|
|
|
#define CONG_CNTRL_M 0x3
|
|
|
|
|
#define CONG_CNTRL_V(x) ((x) << CONG_CNTRL_S)
|
|
|
|
|
#define CONG_CNTRL_G(x) (((x) >> CONG_CNTRL_S) & CONG_CNTRL_M)
|
|
|
|
|
|
|
|
|
|
#define CONG_CNTRL_VALID (1 << 18)
|
|
|
|
|
|
|
|
|
|