arm64: dts: lg: Fix SP805 clocks
The SP805 DT binding requires two clocks to be specified, but the two LG platform DTs currently only specify one clock. In practice, Linux would pick a clock named "apb_pclk" for the bus clock, and the Linux (and U-Boot) SP805 driver would use the first clock to derive the actual watchdog counter frequency. Since currently both are the very same clock, we can just double the clock reference, and add the correct clock-names, to match the binding. Link: https://lore.kernel.org/r/20200907121831.242281-6-andre.przywara@arm.com Signed-off-by: Andre Przywara <andre.przywara@arm.com> Acked-by: Chanho Min <chanho.min@lge.com> Signed-off-by: Olof Johansson <olof@lixom.net>
This commit is contained in:
Родитель
f6320e326f
Коммит
fc772314a3
|
@ -141,8 +141,8 @@
|
|||
compatible = "arm,sp805", "arm,primecell";
|
||||
reg = <0x0 0xfd200000 0x1000>;
|
||||
interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&clk_bus>;
|
||||
clock-names = "apb_pclk";
|
||||
clocks = <&clk_bus>, <&clk_bus>;
|
||||
clock-names = "wdog_clk", "apb_pclk";
|
||||
};
|
||||
uart0: serial@fe000000 {
|
||||
compatible = "arm,pl011", "arm,primecell";
|
||||
|
|
|
@ -141,8 +141,8 @@
|
|||
compatible = "arm,sp805", "arm,primecell";
|
||||
reg = <0x0 0xfd200000 0x1000>;
|
||||
interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&clk_bus>;
|
||||
clock-names = "apb_pclk";
|
||||
clocks = <&clk_bus>, <&clk_bus>;
|
||||
clock-names = "wdog_clk", "apb_pclk";
|
||||
};
|
||||
uart0: serial@fe000000 {
|
||||
compatible = "arm,pl011", "arm,primecell";
|
||||
|
|
Загрузка…
Ссылка в новой задаче