Re-organised FSMC drivers
This commit is contained in:
Родитель
13ebce61e2
Коммит
915b474b02
|
@ -23,8 +23,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 FALSE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
|
|
|
@ -23,8 +23,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 FALSE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
|
|
|
@ -556,8 +556,8 @@ int main(void) {
|
|||
/*
|
||||
* Initialise FSMC for SDRAM.
|
||||
*/
|
||||
fsmcSdramInit();
|
||||
fsmcSdramStart(&SDRAMD, &sdram_cfg);
|
||||
sdramInit();
|
||||
sdramStart(&SDRAMD, &sdram_cfg);
|
||||
sdram_bulk_erase();
|
||||
|
||||
/*
|
||||
|
|
|
@ -23,8 +23,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 FALSE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
|
||||
/*
|
||||
|
|
|
@ -14379,7 +14379,7 @@ typedef struct {
|
|||
__IO uint32_t AC; /**< Address and Control Register, array offset: 0x48, array step: 0x8 */
|
||||
__IO uint32_t CM; /**< Control Mask, array offset: 0x4C, array step: 0x8 */
|
||||
} BLOCK[2];
|
||||
} SDRAM_TypeDef;
|
||||
} FSMC_SDRAM_TypeDef;
|
||||
|
||||
/* ----------------------------------------------------------------------------
|
||||
-- SDRAM Register Masks
|
||||
|
@ -14464,7 +14464,7 @@ typedef struct {
|
|||
/** Peripheral SDRAM base address */
|
||||
#define SDRAM_BASE (0x4000F000u)
|
||||
/** Peripheral SDRAM base pointer */
|
||||
#define SDRAM ((SDRAM_TypeDef *)SDRAM_BASE)
|
||||
#define SDRAM ((FSMC_SDRAM_TypeDef *)SDRAM_BASE)
|
||||
/** Array initializer of SDRAM peripheral base addresses */
|
||||
#define SDRAM_BASE_ADDRS { SDRAM_BASE }
|
||||
/** Array initializer of SDRAM peripheral base pointers */
|
||||
|
|
|
@ -10,9 +10,18 @@ endif
|
|||
HALCONF := $(strip $(shell cat $(CONFDIR)/halconf.h $(CONFDIR)/halconf_community.h | egrep -e "\#define"))
|
||||
|
||||
HALSRC_CONTRIB := ${CHIBIOS_CONTRIB}/os/hal/src/hal_community.c
|
||||
ifneq ($(findstring HAL_USE_FSMC_SDRAM TRUE,$(HALCONF)), $(findstring HAL_USE_FSMC_SRAM TRUE,$(HALCONF)), $(findstring HAL_USE_FSMC_NAND TRUE,$(HALCONF)))
|
||||
ifneq ($(findstring HAL_USE_FSMC TRUE,$(HALCONF)),)
|
||||
HALSRC_CONTRIB += ${CHIBIOS_CONTRIB}/os/hal/src/hal_fsmc.c
|
||||
endif
|
||||
ifneq ($(findstring HAL_USE_NAND TRUE,$(HALCONF)),)
|
||||
HALSRC_CONTRIB += ${CHIBIOS_CONTRIB}/os/hal/src/hal_nand.c
|
||||
endif
|
||||
ifneq ($(findstring HAL_USE_SRAM TRUE,$(HALCONF)),)
|
||||
HALSRC_CONTRIB += ${CHIBIOS_CONTRIB}/os/hal/src/hal_sram.c
|
||||
endif
|
||||
ifneq ($(findstring HAL_USE_SDRAM TRUE,$(HALCONF)),)
|
||||
HALSRC_CONTRIB += ${CHIBIOS_CONTRIB}/os/hal/src/hal_sdram.c
|
||||
endif
|
||||
ifneq ($(findstring HAL_USE_ONEWIRE TRUE,$(HALCONF)),)
|
||||
HALSRC_CONTRIB += ${CHIBIOS_CONTRIB}/os/hal/src/hal_onewire.c
|
||||
endif
|
||||
|
@ -76,6 +85,9 @@ endif
|
|||
else
|
||||
HALSRC_CONTRIB := ${CHIBIOS_CONTRIB}/os/hal/src/hal_community.c \
|
||||
${CHIBIOS_CONTRIB}/os/hal/src/hal_fsmc.c \
|
||||
${CHIBIOS_CONTRIB}/os/hal/src/hal_nand.c \
|
||||
${CHIBIOS_CONTRIB}/os/hal/src/hal_sram.c \
|
||||
${CHIBIOS_CONTRIB}/os/hal/src/hal_sdram.c \
|
||||
${CHIBIOS_CONTRIB}/os/hal/src/hal_onewire.c \
|
||||
${CHIBIOS_CONTRIB}/os/hal/src/hal_eicu.c \
|
||||
${CHIBIOS_CONTRIB}/os/hal/src/hal_crc.c \
|
||||
|
|
|
@ -1,293 +0,0 @@
|
|||
/*
|
||||
ChibiOS/HAL - Copyright (C) 2014 Uladzimir Pylinsky aka barthess
|
||||
|
||||
Licensed under the Apache License, Version 2.0 (the "License");
|
||||
you may not use this file except in compliance with the License.
|
||||
You may obtain a copy of the License at
|
||||
|
||||
http://www.apache.org/licenses/LICENSE-2.0
|
||||
|
||||
Unless required by applicable law or agreed to in writing, software
|
||||
distributed under the License is distributed on an "AS IS" BASIS,
|
||||
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
||||
See the License for the specific language governing permissions and
|
||||
limitations under the License.
|
||||
*/
|
||||
|
||||
/**
|
||||
* @file hal_nand_lld.h
|
||||
* @brief NAND Driver subsystem low level driver header.
|
||||
*
|
||||
* @addtogroup NAND
|
||||
* @{
|
||||
*/
|
||||
|
||||
#ifndef NAND_H_
|
||||
#define NAND_H_
|
||||
|
||||
#include "bitmap.h"
|
||||
|
||||
#if (HAL_USE_FSMC_NAND == TRUE) || defined(__DOXYGEN__)
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver constants. */
|
||||
/*===========================================================================*/
|
||||
#define NAND_MIN_PAGE_SIZE 256
|
||||
#define NAND_MAX_PAGE_SIZE 8192
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver pre-compile time settings. */
|
||||
/*===========================================================================*/
|
||||
|
||||
/**
|
||||
* @name Configuration options
|
||||
* @{
|
||||
*/
|
||||
/**
|
||||
* @brief FSMC1 interrupt priority level setting.
|
||||
*/
|
||||
#if !defined(STM32_EMC_FSMC1_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
||||
#define STM32_EMC_FSMC1_IRQ_PRIORITY 10
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief NAND driver enable switch.
|
||||
* @details If set to @p TRUE the support for NAND1 is included.
|
||||
*/
|
||||
#if !defined(STM32_FSMC_USE_NAND1) || defined(__DOXYGEN__)
|
||||
#define STM32_FSMC_USE_NAND1 FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief NAND driver enable switch.
|
||||
* @details If set to @p TRUE the support for NAND2 is included.
|
||||
*/
|
||||
#if !defined(STM32_FSMC_USE_NAND2) || defined(__DOXYGEN__)
|
||||
#define STM32_FSMC_USE_NAND2 FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief NAND DMA error hook.
|
||||
* @note The default action for DMA errors is a system halt because DMA
|
||||
* error can only happen because programming errors.
|
||||
*/
|
||||
#if !defined(STM32_NAND_DMA_ERROR_HOOK) || defined(__DOXYGEN__)
|
||||
#define STM32_NAND_DMA_ERROR_HOOK(nandp) osalSysHalt("DMA failure")
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief NAND interrupt enable switch.
|
||||
* @details If set to @p TRUE the support for internal FSMC interrupt included.
|
||||
*/
|
||||
#if !defined(STM32_NAND_USE_INT) || defined(__DOXYGEN__)
|
||||
#define STM32_NAND_USE_INT FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief NAND1 DMA priority (0..3|lowest..highest).
|
||||
*/
|
||||
#if !defined(STM32_NAND_NAND1_DMA_PRIORITY) || defined(__DOXYGEN__)
|
||||
#define STM32_NAND_NAND1_DMA_PRIORITY 0
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief NAND2 DMA priority (0..3|lowest..highest).
|
||||
*/
|
||||
#if !defined(STM32_NAND_NAND2_DMA_PRIORITY) || defined(__DOXYGEN__)
|
||||
#define STM32_NAND_NAND2_DMA_PRIORITY 0
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief DMA stream used for NAND operations.
|
||||
* @note This option is only available on platforms with enhanced DMA.
|
||||
*/
|
||||
#if !defined(STM32_NAND_DMA_STREAM) || defined(__DOXYGEN__)
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 6)
|
||||
#endif
|
||||
|
||||
/** @} */
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Derived constants and error checks. */
|
||||
/*===========================================================================*/
|
||||
|
||||
#if !STM32_FSMC_USE_NAND1 && !STM32_FSMC_USE_NAND2
|
||||
#error "NAND driver activated but no NAND peripheral assigned"
|
||||
#endif
|
||||
|
||||
#if (STM32_FSMC_USE_NAND1 || STM32_FSMC_USE_NAND2) && !STM32_HAS_FSMC
|
||||
#error "FSMC not present in the selected device"
|
||||
#endif
|
||||
|
||||
#if !defined(STM32_DMA_REQUIRED)
|
||||
#define STM32_DMA_REQUIRED
|
||||
#endif
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver data structures and types. */
|
||||
/*===========================================================================*/
|
||||
|
||||
/**
|
||||
* @brief Type of a structure representing an NAND driver.
|
||||
*/
|
||||
typedef struct NANDDriver NANDDriver;
|
||||
|
||||
/**
|
||||
* @brief Type of interrupt handler function.
|
||||
*/
|
||||
typedef void (*nandisrhandler_t)(NANDDriver *nandp);
|
||||
|
||||
/**
|
||||
* @brief Driver configuration structure.
|
||||
* @note It could be empty on some architectures.
|
||||
*/
|
||||
typedef struct {
|
||||
/**
|
||||
* @brief Number of erase blocks in NAND device.
|
||||
*/
|
||||
uint32_t blocks;
|
||||
/**
|
||||
* @brief Number of data bytes in page.
|
||||
*/
|
||||
uint32_t page_data_size;
|
||||
/**
|
||||
* @brief Number of spare bytes in page.
|
||||
*/
|
||||
uint32_t page_spare_size;
|
||||
/**
|
||||
* @brief Number of pages in block.
|
||||
*/
|
||||
uint32_t pages_per_block;
|
||||
/**
|
||||
* @brief Number of write cycles for row addressing.
|
||||
*/
|
||||
uint8_t rowcycles;
|
||||
/**
|
||||
* @brief Number of write cycles for column addressing.
|
||||
*/
|
||||
uint8_t colcycles;
|
||||
|
||||
/* End of the mandatory fields.*/
|
||||
/**
|
||||
* @brief Number of wait cycles. This value will be used both for
|
||||
* PMEM and PATTR registers
|
||||
*
|
||||
* @note For proper calculation procedure please look at AN2784 document
|
||||
* from STMicroelectronics.
|
||||
*/
|
||||
uint32_t pmem;
|
||||
} NANDConfig;
|
||||
|
||||
/**
|
||||
* @brief Structure representing an NAND driver.
|
||||
*/
|
||||
struct NANDDriver {
|
||||
/**
|
||||
* @brief Driver state.
|
||||
*/
|
||||
nandstate_t state;
|
||||
/**
|
||||
* @brief Current configuration data.
|
||||
*/
|
||||
const NANDConfig *config;
|
||||
/**
|
||||
* @brief Array to store bad block map.
|
||||
*/
|
||||
#if NAND_USE_MUTUAL_EXCLUSION || defined(__DOXYGEN__)
|
||||
#if CH_CFG_USE_MUTEXES || defined(__DOXYGEN__)
|
||||
/**
|
||||
* @brief Mutex protecting the bus.
|
||||
*/
|
||||
mutex_t mutex;
|
||||
#elif CH_CFG_USE_SEMAPHORES
|
||||
semaphore_t semaphore;
|
||||
#endif
|
||||
#endif /* NAND_USE_MUTUAL_EXCLUSION */
|
||||
/* End of the mandatory fields.*/
|
||||
/**
|
||||
* @brief Function enabling interrupts from FSMC.
|
||||
*/
|
||||
nandisrhandler_t isr_handler;
|
||||
/**
|
||||
* @brief Pointer to current transaction buffer.
|
||||
*/
|
||||
void *rxdata;
|
||||
/**
|
||||
* @brief Current transaction length in bytes.
|
||||
*/
|
||||
size_t datalen;
|
||||
/**
|
||||
* @brief DMA mode bit mask.
|
||||
*/
|
||||
uint32_t dmamode;
|
||||
/**
|
||||
* @brief DMA channel.
|
||||
*/
|
||||
const stm32_dma_stream_t *dma;
|
||||
/**
|
||||
* @brief Thread waiting for I/O completion.
|
||||
*/
|
||||
thread_t *thread;
|
||||
/**
|
||||
* @brief Pointer to the FSMC NAND registers block.
|
||||
*/
|
||||
FSMC_NAND_TypeDef *nand;
|
||||
/**
|
||||
* @brief Memory mapping for data.
|
||||
*/
|
||||
uint16_t *map_data;
|
||||
/**
|
||||
* @brief Memory mapping for commands.
|
||||
*/
|
||||
uint16_t *map_cmd;
|
||||
/**
|
||||
* @brief Memory mapping for addresses.
|
||||
*/
|
||||
uint16_t *map_addr;
|
||||
/**
|
||||
* @brief Pointer to bad block map.
|
||||
* @details One bit per block. All memory allocation is user's responsibility.
|
||||
*/
|
||||
bitmap_t *bb_map;
|
||||
};
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver macros. */
|
||||
/*===========================================================================*/
|
||||
|
||||
/*===========================================================================*/
|
||||
/* External declarations. */
|
||||
/*===========================================================================*/
|
||||
|
||||
#if STM32_FSMC_USE_NAND1 && !defined(__DOXYGEN__)
|
||||
extern NANDDriver NANDD1;
|
||||
#endif
|
||||
|
||||
#if STM32_FSMC_USE_NAND2 && !defined(__DOXYGEN__)
|
||||
extern NANDDriver NANDD2;
|
||||
#endif
|
||||
|
||||
#ifdef __cplusplus
|
||||
extern "C" {
|
||||
#endif
|
||||
void nand_lld_init(void);
|
||||
void nand_lld_start(NANDDriver *nandp);
|
||||
void nand_lld_stop(NANDDriver *nandp);
|
||||
uint8_t nand_lld_erase(NANDDriver *nandp, uint8_t *addr, size_t addrlen);
|
||||
void nand_lld_read_data(NANDDriver *nandp, uint16_t *data,
|
||||
size_t datalen, uint8_t *addr, size_t addrlen, uint32_t *ecc);
|
||||
void nand_lld_write_addr(NANDDriver *nandp, const uint8_t *addr, size_t len);
|
||||
void nand_lld_write_cmd(NANDDriver *nandp, uint8_t cmd);
|
||||
uint8_t nand_lld_write_data(NANDDriver *nandp, const uint16_t *data,
|
||||
size_t datalen, uint8_t *addr, size_t addrlen, uint32_t *ecc);
|
||||
uint8_t nand_lld_read_status(NANDDriver *nandp);
|
||||
void nand_lld_reset(NANDDriver *nandp);
|
||||
#ifdef __cplusplus
|
||||
}
|
||||
#endif
|
||||
|
||||
#endif /* HAL_USE_FSMC_NAND */
|
||||
|
||||
#endif /* NAND_H_ */
|
||||
|
||||
/** @} */
|
|
@ -27,6 +27,10 @@
|
|||
|
||||
|
||||
/* Error checks on the configuration header file.*/
|
||||
#if !defined(HAL_USE_COMP)
|
||||
#define HAL_USE_COMP FALSE
|
||||
#endif
|
||||
|
||||
#if !defined(HAL_USE_CRC)
|
||||
#define HAL_USE_CRC FALSE
|
||||
#endif
|
||||
|
@ -39,6 +43,10 @@
|
|||
#define HAL_USE_EICU FALSE
|
||||
#endif
|
||||
|
||||
#if !defined(HAL_USE_FSMC)
|
||||
#define HAL_USE_FSMC FALSE
|
||||
#endif
|
||||
|
||||
#if !defined(HAL_USE_NAND)
|
||||
#define HAL_USE_NAND FALSE
|
||||
#endif
|
||||
|
@ -47,6 +55,10 @@
|
|||
#define HAL_USE_ONEWIRE FALSE
|
||||
#endif
|
||||
|
||||
#if !defined(HAL_USE_OPAMP)
|
||||
#define HAL_USE_OPAMP FALSE
|
||||
#endif
|
||||
|
||||
#if !defined(HAL_USE_QEI)
|
||||
#define HAL_USE_QEI FALSE
|
||||
#endif
|
||||
|
@ -71,15 +83,11 @@
|
|||
#define HAL_USE_USB_MSD FALSE
|
||||
#endif
|
||||
|
||||
#if !defined(HAL_USE_COMP)
|
||||
#define HAL_USE_COMP FALSE
|
||||
#if !defined(HAL_USE_SDRAM)
|
||||
#define HAL_USE_FSMC FALSE
|
||||
#endif
|
||||
|
||||
#if !defined(HAL_USE_OPAMP)
|
||||
#define HAL_USE_OPAMP FALSE
|
||||
#endif
|
||||
|
||||
#if !defined(HAL_USE_FSMC)
|
||||
#if !defined(HAL_USE_SRAM)
|
||||
#define HAL_USE_FSMC FALSE
|
||||
#endif
|
||||
|
||||
|
@ -96,6 +104,7 @@
|
|||
#include "hal_qei.h"
|
||||
#include "hal_comp.h"
|
||||
#include "hal_opamp.h"
|
||||
#include "hal_fsmc.h"
|
||||
|
||||
/* Complex drivers.*/
|
||||
#include "hal_onewire.h"
|
||||
|
@ -103,7 +112,9 @@
|
|||
#include "hal_eeprom.h"
|
||||
#include "hal_usb_hid.h"
|
||||
#include "hal_usb_msd.h"
|
||||
#include "hal_fsmc.h"
|
||||
#include "hal_nand.h"
|
||||
#include "hal_sram.h"
|
||||
#include "hal_sdram.h"
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver constants. */
|
||||
|
|
|
@ -27,7 +27,7 @@
|
|||
|
||||
#include "hal.h"
|
||||
|
||||
#if (HAL_USE_FSMC_SDRAM == TRUE) || (HAL_USE_FSMC_SRAM == TRUE) || (HAL_USE_FSMC_NAND == TRUE) || defined(__DOXYGEN__)
|
||||
#if (HAL_USE_FSMC == TRUE) || defined(__DOXYGEN__)
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver constants. */
|
||||
|
@ -161,7 +161,7 @@ typedef struct {
|
|||
__IO uint32_t BTR; /**< SRAM/NOR chip-select timing registers */
|
||||
uint32_t RESERVED[63]; /**< Reserved */
|
||||
__IO uint32_t BWTR; /**< SRAM/NOR write timing registers */
|
||||
} FSMC_SRAM_NOR_TypeDef;
|
||||
} FSMC_SRAM_TypeDef;
|
||||
|
||||
#if (defined(STM32F427xx) || defined(STM32F437xx) || \
|
||||
defined(STM32F429xx) || defined(STM32F439xx) || \
|
||||
|
@ -264,31 +264,6 @@ typedef struct {
|
|||
#define STM32_FSMC_USE_FSMC1 FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief SDRAM driver enable switch.
|
||||
* @details If set to @p TRUE the support for SDRAM is included.
|
||||
*/
|
||||
#if !defined(HAL_USE_FSMC_SDRAM) || defined(__DOXYGEN__)
|
||||
#define HAL_USE_FSMC_SDRAM FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief SRAM driver enable switch.
|
||||
* @details If set to @p TRUE the support for SRAM is included.
|
||||
*/
|
||||
#if !defined(HAL_USE_FSMC_SRAM) || defined(__DOXYGEN__)
|
||||
#define HAL_USE_FSMC_SRAM FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief NAND driver enable switch.
|
||||
* @details If set to @p TRUE the support for NAND is included.
|
||||
*/
|
||||
#if !defined(HAL_USE_FSMC_NAND) || defined(__DOXYGEN__)
|
||||
#define HAL_USE_FSMC_NAND FALSE
|
||||
#endif
|
||||
|
||||
|
||||
/** @} */
|
||||
|
||||
/*===========================================================================*/
|
||||
|
@ -326,26 +301,26 @@ struct FSMCDriver {
|
|||
fsmcstate_t state;
|
||||
/* End of the mandatory fields.*/
|
||||
|
||||
#if HAL_USE_FSMC_SRAM
|
||||
#if STM32_FSMC_USE_SRAM1
|
||||
FSMC_SRAM_NOR_TypeDef *sram1;
|
||||
#if HAL_USE_SRAM
|
||||
#if STM32_SRAM_USE_SRAM1
|
||||
FSMC_SRAM_TypeDef *sram1;
|
||||
#endif
|
||||
#if STM32_FSMC_USE_SRAM2
|
||||
FSMC_SRAM_NOR_TypeDef *sram2;
|
||||
#if STM32_SRAM_USE_SRAM2
|
||||
FSMC_SRAM_TypeDef *sram2;
|
||||
#endif
|
||||
#if STM32_FSMC_USE_SRAM3
|
||||
FSMC_SRAM_NOR_TypeDef *sram3;
|
||||
#if STM32_SRAM_USE_SRAM3
|
||||
FSMC_SRAM_TypeDef *sram3;
|
||||
#endif
|
||||
#if STM32_FSMC_USE_SRAM4
|
||||
FSMC_SRAM_NOR_TypeDef *sram4;
|
||||
#if STM32_SRAM_USE_SRAM4
|
||||
FSMC_SRAM_TypeDef *sram4;
|
||||
#endif
|
||||
#endif
|
||||
|
||||
#if HAL_USE_FSMC_NAND
|
||||
#if STM32_FSMC_USE_NAND1
|
||||
#if HAL_USE_NAND
|
||||
#if STM32_NAND_USE_NAND1
|
||||
FSMC_NAND_TypeDef *nand1;
|
||||
#endif
|
||||
#if STM32_FSMC_USE_NAND1
|
||||
#if STM32_NAND_USE_NAND1
|
||||
FSMC_NAND_TypeDef *nand2;
|
||||
#endif
|
||||
#endif
|
||||
|
@ -353,7 +328,7 @@ struct FSMCDriver {
|
|||
#if (defined(STM32F427xx) || defined(STM32F437xx) || \
|
||||
defined(STM32F429xx) || defined(STM32F439xx) || \
|
||||
defined(STM32F7))
|
||||
#if HAL_USE_FSMC_SDRAM
|
||||
#if HAL_USE_SDRAM
|
||||
FSMC_SDRAM_TypeDef *sdram;
|
||||
#endif
|
||||
#endif
|
||||
|
@ -381,18 +356,6 @@ extern "C" {
|
|||
}
|
||||
#endif
|
||||
|
||||
#if HAL_USE_FSMC_SDRAM == TRUE
|
||||
#include "fsmc/sdram.h"
|
||||
#endif
|
||||
|
||||
#if HAL_USE_FSMC_SRAM == TRUE
|
||||
#include "fsmc/sram.h"
|
||||
#endif
|
||||
|
||||
#if HAL_USE_FSMC_NAND == TRUE
|
||||
#include "fsmc/nand.h"
|
||||
#endif
|
||||
|
||||
#endif /* HAL_USE_FSMC */
|
||||
|
||||
#endif /* HAL_FSMC_H_ */
|
||||
|
|
|
@ -25,17 +25,10 @@
|
|||
* @{
|
||||
*/
|
||||
|
||||
#ifndef SDRAM_H_
|
||||
#define SDRAM_H_
|
||||
#ifndef HAL_SDRAM_H_
|
||||
#define HAL_SDRAM_H_
|
||||
|
||||
#if (defined(STM32F427xx) || defined(STM32F437xx) || \
|
||||
defined(STM32F429xx) || defined(STM32F439xx) || \
|
||||
defined(STM32F745xx) || defined(STM32F746xx) || \
|
||||
defined(STM32F756xx) || defined(STM32F767xx) || \
|
||||
defined(STM32F769xx) || defined(STM32F777xx) || \
|
||||
defined(STM32F779xx))
|
||||
|
||||
#if (HAL_USE_FSMC_SDRAM == TRUE) || defined(__DOXYGEN__)
|
||||
#if (HAL_USE_SDRAM == TRUE) || defined(__DOXYGEN__)
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver constants. */
|
||||
|
@ -132,20 +125,20 @@
|
|||
* @brief SDRAM driver enable switch.
|
||||
* @details If set to @p TRUE the support for SDRAM1 is included.
|
||||
*/
|
||||
#if !defined(STM32_FSMC_USE_SDRAM1) || defined(__DOXYGEN__)
|
||||
#define STM32_FSMC_USE_SDRAM1 FALSE
|
||||
#if !defined(STM32_SDRAM_USE_SDRAM1) || defined(__DOXYGEN__)
|
||||
#define STM32_SDRAM_USE_SDRAM1 FALSE
|
||||
#else
|
||||
#define STM32_SDRAM1_MAP_BASE FSMC_Bank5_MAP_BASE
|
||||
#define STM32_SDRAM1_MAP_BASE FSMC_Bank5_MAP_BASE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief SDRAM driver enable switch.
|
||||
* @details If set to @p TRUE the support for SDRAM2 is included.
|
||||
*/
|
||||
#if !defined(STM32_FSMC_USE_SDRAM2) || defined(__DOXYGEN__)
|
||||
#define STM32_FSMC_USE_SDRAM2 FALSE
|
||||
#if !defined(STM32_SDRAM_USE_SDRAM2) || defined(__DOXYGEN__)
|
||||
#define STM32_SDRAM_USE_SDRAM2 FALSE
|
||||
#else
|
||||
#define STM32_SDRAM2_MAP_BASE FSMC_Bank6_MAP_BASE
|
||||
#define STM32_SDRAM2_MAP_BASE FSMC_Bank6_MAP_BASE
|
||||
#endif
|
||||
|
||||
/** @} */
|
||||
|
@ -154,11 +147,11 @@
|
|||
/* Derived constants and error checks. */
|
||||
/*===========================================================================*/
|
||||
|
||||
#if !STM32_FSMC_USE_SDRAM1 && !STM32_FSMC_USE_SDRAM2
|
||||
#if !STM32_SDRAM_USE_SDRAM1 && !STM32_SDRAM_USE_SDRAM2
|
||||
#error "SDRAM driver activated but no SDRAM peripheral assigned"
|
||||
#endif
|
||||
|
||||
#if (STM32_FSMC_USE_SDRAM1 || STM32_FSMC_USE_SDRAM2) && !STM32_HAS_FSMC
|
||||
#if (STM32_SDRAM_USE_SDRAM1 || STM32_SDRAM_USE_SDRAM2) && !STM32_HAS_FSMC
|
||||
#error "FMC not present in the selected device"
|
||||
#endif
|
||||
|
||||
|
@ -231,21 +224,20 @@ struct SDRAMDriver {
|
|||
/* External declarations. */
|
||||
/*===========================================================================*/
|
||||
|
||||
extern SDRAMDriver SDRAMD;
|
||||
extern SDRAMDriver SDRAMD1;
|
||||
|
||||
#ifdef __cplusplus
|
||||
extern "C" {
|
||||
#endif
|
||||
void fsmcSdramInit(void);
|
||||
void fsmcSdramStart(SDRAMDriver *sdramp, const SDRAMConfig *cfgp);
|
||||
void fsmcSdramStop(SDRAMDriver *sdramp);
|
||||
void sdramInit(void);
|
||||
void sdramObjectInit(SDRAMDriver *sdramp);
|
||||
void sdramStart(SDRAMDriver *sdramp, const SDRAMConfig *cfgp);
|
||||
void sdramStop(SDRAMDriver *sdramp);
|
||||
#ifdef __cplusplus
|
||||
}
|
||||
#endif
|
||||
|
||||
#endif /* HAL_USE_FSMC_SDRAM */
|
||||
|
||||
#endif /* STM32F427xx / STM32F429xx / STM32F437xx / STM32F439xx */
|
||||
#endif /* HAL_USE_SDRAM */
|
||||
|
||||
#endif /* SDRAM_H_ */
|
||||
|
|
@ -22,10 +22,10 @@
|
|||
* @{
|
||||
*/
|
||||
|
||||
#ifndef SRAM_H_
|
||||
#define SRAM_H_
|
||||
#ifndef HAL_SRAM_H_
|
||||
#define HAL_SRAM_H_
|
||||
|
||||
#if (HAL_USE_FSMC_SRAM == TRUE) || defined(__DOXYGEN__)
|
||||
#if (HAL_USE_SRAM == TRUE) || defined(__DOXYGEN__)
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver constants. */
|
||||
|
@ -43,32 +43,32 @@
|
|||
* @brief SRAM driver enable switch.
|
||||
* @details If set to @p TRUE the support for SRAM1 is included.
|
||||
*/
|
||||
#if !defined(STM32_FSMC_USE_SRAM1) || defined(__DOXYGEN__)
|
||||
#define STM32_FSMC_USE_SRAM1 FALSE
|
||||
#if !defined(STM32_SRAM_USE_SRAM1) || defined(__DOXYGEN__)
|
||||
#define STM32_SRAM_USE_SRAM1 FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief SRAM driver enable switch.
|
||||
* @details If set to @p TRUE the support for SRAM2 is included.
|
||||
*/
|
||||
#if !defined(STM32_FSMC_USE_SRAM2) || defined(__DOXYGEN__)
|
||||
#define STM32_FSMC_USE_SRAM2 FALSE
|
||||
#if !defined(STM32_SRAM_USE_SRAM2) || defined(__DOXYGEN__)
|
||||
#define STM32_SRAM_USE_SRAM2 FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief SRAM driver enable switch.
|
||||
* @details If set to @p TRUE the support for SRAM3 is included.
|
||||
*/
|
||||
#if !defined(STM32_FSMC_USE_SRAM3) || defined(__DOXYGEN__)
|
||||
#define STM32_FSMC_USE_SRAM3 FALSE
|
||||
#if !defined(STM32_SRAM_USE_SRAM3) || defined(__DOXYGEN__)
|
||||
#define STM32_SRAM_USE_SRAM3 FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief SRAM driver enable switch.
|
||||
* @details If set to @p TRUE the support for SRAM4 is included.
|
||||
*/
|
||||
#if !defined(STM32_FSMC_USE_SRAM4) || defined(__DOXYGEN__)
|
||||
#define STM32_FSMC_USE_SRAM4 FALSE
|
||||
#if !defined(STM32_SRAM_USE_SRAM4) || defined(__DOXYGEN__)
|
||||
#define STM32_SRAM_USE_SRAM4 FALSE
|
||||
#endif
|
||||
|
||||
/** @} */
|
||||
|
@ -77,13 +77,13 @@
|
|||
/* Derived constants and error checks. */
|
||||
/*===========================================================================*/
|
||||
|
||||
#if !STM32_FSMC_USE_SRAM1 && !STM32_FSMC_USE_SRAM2 && \
|
||||
!STM32_FSMC_USE_SRAM3 && !STM32_FSMC_USE_SRAM4
|
||||
#if !STM32_SRAM_USE_SRAM1 && !STM32_SRAM_USE_SRAM2 && \
|
||||
!STM32_SRAM_USE_SRAM3 && !STM32_SRAM_USE_SRAM4
|
||||
#error "SRAM driver activated but no SRAM peripheral assigned"
|
||||
#endif
|
||||
|
||||
#if (STM32_FSMC_USE_SRAM1 || STM32_FSMC_USE_SRAM2 || \
|
||||
STM32_FSMC_USE_SRAM3 || STM32_FSMC_USE_SRAM4) && !STM32_HAS_FSMC
|
||||
#if (STM32_SRAM_USE_SRAM1 || STM32_SRAM_USE_SRAM2 || \
|
||||
STM32_SRAM_USE_SRAM3 || STM32_SRAM_USE_SRAM4) && !STM32_HAS_FSMC
|
||||
#error "FSMC not present in the selected device"
|
||||
#endif
|
||||
|
||||
|
@ -126,7 +126,7 @@ struct SRAMDriver {
|
|||
/**
|
||||
* @brief Pointer to the FSMC SRAM registers block.
|
||||
*/
|
||||
FSMC_SRAM_NOR_TypeDef *sram;
|
||||
FSMC_SRAM_TypeDef *sram;
|
||||
};
|
||||
|
||||
/*===========================================================================*/
|
||||
|
@ -137,34 +137,35 @@ struct SRAMDriver {
|
|||
/* External declarations. */
|
||||
/*===========================================================================*/
|
||||
|
||||
#if STM32_FSMC_USE_SRAM1 && !defined(__DOXYGEN__)
|
||||
#if STM32_SRAM_USE_SRAM1 && !defined(__DOXYGEN__)
|
||||
extern SRAMDriver SRAMD1;
|
||||
#endif
|
||||
|
||||
#if STM32_FSMC_USE_SRAM2 && !defined(__DOXYGEN__)
|
||||
#if STM32_SRAM_USE_SRAM2 && !defined(__DOXYGEN__)
|
||||
extern SRAMDriver SRAMD2;
|
||||
#endif
|
||||
|
||||
#if STM32_FSMC_USE_SRAM3 && !defined(__DOXYGEN__)
|
||||
#if STM32_SRAM_USE_SRAM3 && !defined(__DOXYGEN__)
|
||||
extern SRAMDriver SRAMD3;
|
||||
#endif
|
||||
|
||||
#if STM32_FSMC_USE_SRAM4 && !defined(__DOXYGEN__)
|
||||
#if STM32_SRAM_USE_SRAM4 && !defined(__DOXYGEN__)
|
||||
extern SRAMDriver SRAMD4;
|
||||
#endif
|
||||
|
||||
#ifdef __cplusplus
|
||||
extern "C" {
|
||||
#endif
|
||||
void fsmcSramInit(void);
|
||||
void fsmcSramStart(SRAMDriver *sramp, const SRAMConfig *cfgp);
|
||||
void fsmcSramStop(SRAMDriver *sramp);
|
||||
void sramInit(void);
|
||||
void sramObjectInit(SRAMDriver *sdramp);
|
||||
void sramStart(SRAMDriver *sramp, const SRAMConfig *cfgp);
|
||||
void sramStop(SRAMDriver *sramp);
|
||||
#ifdef __cplusplus
|
||||
}
|
||||
#endif
|
||||
|
||||
#endif /* HAL_USE_FSMC_SRAM */
|
||||
#endif /* HAL_USE_SRAM */
|
||||
|
||||
#endif /* SRAM_H_ */
|
||||
#endif /* HAL_SRAM_H_ */
|
||||
|
||||
/** @} */
|
|
@ -1,17 +1,17 @@
|
|||
ifeq ($(USE_SMART_BUILD),yes)
|
||||
ifneq ($(findstring HAL_USE_FSMC_SDRAM TRUE,$(HALCONF)),)
|
||||
PLATFORMSRC_CONTRIB += ${CHIBIOS_CONTRIB}/os/hal/ports/STM32/LLD/FSMCv1/hal_fsmc_sdram_lld.c
|
||||
ifneq ($(findstring HAL_USE_SDRAM TRUE,$(HALCONF)),)
|
||||
PLATFORMSRC_CONTRIB += ${CHIBIOS_CONTRIB}/os/hal/ports/STM32/LLD/FSMCv1/hal_sdram_lld.c
|
||||
endif
|
||||
ifneq ($(findstring HAL_USE_FSMC_SRAM TRUE,$(HALCONF)),)
|
||||
PLATFORMSRC_CONTRIB += ${CHIBIOS_CONTRIB}/os/hal/ports/STM32/LLD/FSMCv1/hal_fsmc_sram_lld.c
|
||||
ifneq ($(findstring HAL_USE_SRAM TRUE,$(HALCONF)),)
|
||||
PLATFORMSRC_CONTRIB += ${CHIBIOS_CONTRIB}/os/hal/ports/STM32/LLD/FSMCv1/hal_sram_lld.c
|
||||
endif
|
||||
ifneq ($(findstring HAL_USE_FSMC_NAND TRUE,$(HALCONF)),)
|
||||
PLATFORMSRC_CONTRIB += ${CHIBIOS_CONTRIB}/os/hal/ports/STM32/LLD/FSMCv1/hal_fsmc_nand_lld.c
|
||||
ifneq ($(findstring HAL_USE_NAND TRUE,$(HALCONF)),)
|
||||
PLATFORMSRC_CONTRIB += ${CHIBIOS_CONTRIB}/os/hal/ports/STM32/LLD/FSMCv1/hal_nand_lld.c
|
||||
endif
|
||||
else
|
||||
PLATFORMSRC_CONTRIB += ${CHIBIOS_CONTRIB}/os/hal/ports/STM32/LLD/FSMCv1/hal_fsmc_sram_lld.c \
|
||||
${CHIBIOS_CONTRIB}/os/hal/ports/STM32/LLD/FSMCv1/hal_fsmc_sdram_lld.c \
|
||||
${CHIBIOS_CONTRIB}/os/hal/ports/STM32/LLD/FSMCv1/hal_fsmc_nand_lld.c
|
||||
PLATFORMSRC_CONTRIB += ${CHIBIOS_CONTRIB}/os/hal/ports/STM32/LLD/FSMCv1/hal_sram_lld.c \
|
||||
${CHIBIOS_CONTRIB}/os/hal/ports/STM32/LLD/FSMCv1/hal_sdram_lld.c \
|
||||
${CHIBIOS_CONTRIB}/os/hal/ports/STM32/LLD/FSMCv1/hal_nand_lld.c
|
||||
endif
|
||||
|
||||
PLATFORMINC_CONTRIB += ${CHIBIOS_CONTRIB}/os/hal/ports/STM32/LLD/FSMCv1
|
||||
|
|
|
@ -24,7 +24,9 @@
|
|||
|
||||
#include "hal.h"
|
||||
|
||||
#if (HAL_USE_FSMC_NAND == TRUE) || defined(__DOXYGEN__)
|
||||
#if (HAL_USE_NAND == TRUE) || defined(__DOXYGEN__)
|
||||
|
||||
#include "hal_nand_lld.h"
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver local definitions. */
|
||||
|
@ -53,14 +55,14 @@
|
|||
/**
|
||||
* @brief NAND1 driver identifier.
|
||||
*/
|
||||
#if STM32_NAND_USE_FSMC_NAND1 || defined(__DOXYGEN__)
|
||||
#if STM32_NAND_USE_NAND1 || defined(__DOXYGEN__)
|
||||
NANDDriver NANDD1;
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief NAND2 driver identifier.
|
||||
*/
|
||||
#if STM32_NAND_USE_FSMC_NAND2 || defined(__DOXYGEN__)
|
||||
#if STM32_NAND_USE_NAND2 || defined(__DOXYGEN__)
|
||||
NANDDriver NANDD2;
|
||||
#endif
|
||||
|
||||
|
@ -280,9 +282,9 @@ static void nand_lld_serve_transfer_end_irq(NANDDriver *nandp, uint32_t flags) {
|
|||
*/
|
||||
void nand_lld_init(void) {
|
||||
|
||||
fsmc_init();
|
||||
fsmcInit();
|
||||
|
||||
#if STM32_NAND_USE_FSMC_NAND1
|
||||
#if STM32_NAND_USE_NAND1
|
||||
/* Driver initialization.*/
|
||||
nandObjectInit(&NANDD1);
|
||||
NANDD1.rxdata = NULL;
|
||||
|
@ -294,9 +296,9 @@ void nand_lld_init(void) {
|
|||
NANDD1.map_cmd = (uint16_t *)FSMC_Bank2_MAP_COMMON_CMD;
|
||||
NANDD1.map_addr = (uint16_t *)FSMC_Bank2_MAP_COMMON_ADDR;
|
||||
NANDD1.bb_map = NULL;
|
||||
#endif /* STM32_NAND_USE_FSMC_NAND1 */
|
||||
#endif /* STM32_NAND_USE_NAND1 */
|
||||
|
||||
#if STM32_NAND_USE_FSMC_NAND2
|
||||
#if STM32_NAND_USE_NAND2
|
||||
/* Driver initialization.*/
|
||||
nandObjectInit(&NANDD2);
|
||||
NANDD2.rxdata = NULL;
|
||||
|
@ -308,7 +310,7 @@ void nand_lld_init(void) {
|
|||
NANDD2.map_cmd = (uint16_t *)FSMC_Bank3_MAP_COMMON_CMD;
|
||||
NANDD2.map_addr = (uint16_t *)FSMC_Bank3_MAP_COMMON_ADDR;
|
||||
NANDD2.bb_map = NULL;
|
||||
#endif /* STM32_NAND_USE_FSMC_NAND2 */
|
||||
#endif /* STM32_NAND_USE_NAND2 */
|
||||
}
|
||||
|
||||
/**
|
||||
|
@ -325,7 +327,7 @@ void nand_lld_start(NANDDriver *nandp) {
|
|||
uint32_t pcr_bus_width;
|
||||
|
||||
if (FSMCD1.state == FSMC_STOP)
|
||||
fsmc_start(&FSMCD1);
|
||||
fsmcStart(&FSMCD1);
|
||||
|
||||
if (nandp->state == NAND_STOP) {
|
||||
b = dmaStreamAlloc(nandp->dma,
|
||||
|
@ -345,7 +347,7 @@ void nand_lld_start(NANDDriver *nandp) {
|
|||
#endif
|
||||
|
||||
nandp->dmamode = STM32_DMA_CR_CHSEL(NAND_DMA_CHANNEL) |
|
||||
STM32_DMA_CR_PL(STM32_NAND_NAND1_DMA_PRIORITY) |
|
||||
STM32_DMA_CR_PL(STM32_NAND_DMA_PRIORITY) |
|
||||
dmasize |
|
||||
STM32_DMA_CR_DMEIE |
|
||||
STM32_DMA_CR_TEIE |
|
|
@ -22,12 +22,13 @@
|
|||
* @{
|
||||
*/
|
||||
|
||||
#ifndef HAL_FSMC_NAND_LLD_H_
|
||||
#define HAL_FSMC_NAND_LLD_H_
|
||||
#ifndef HAL_NAND_LLD_H_
|
||||
#define HAL_NAND_LLD_H_
|
||||
|
||||
#include "bitmap.h"
|
||||
#include "hal_fsmc.h"
|
||||
|
||||
#if (HAL_USE_FSMC_NAND == TRUE) || defined(__DOXYGEN__)
|
||||
#if (HAL_USE_NAND == TRUE) || defined(__DOXYGEN__)
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver constants. */
|
||||
|
@ -54,16 +55,16 @@
|
|||
* @brief NAND driver enable switch.
|
||||
* @details If set to @p TRUE the support for NAND1 is included.
|
||||
*/
|
||||
#if !defined(STM32_FSMC_USE_NAND1) || defined(__DOXYGEN__)
|
||||
#define STM32_FSMC_USE_NAND1 FALSE
|
||||
#if !defined(STM32_NAND_USE_NAND1) || defined(__DOXYGEN__)
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief NAND driver enable switch.
|
||||
* @details If set to @p TRUE the support for NAND2 is included.
|
||||
*/
|
||||
#if !defined(STM32_FSMC_USE_NAND2) || defined(__DOXYGEN__)
|
||||
#define STM32_FSMC_USE_NAND2 FALSE
|
||||
#if !defined(STM32_NAND_USE_NAND2) || defined(__DOXYGEN__)
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
|
@ -111,11 +112,11 @@
|
|||
/* Derived constants and error checks. */
|
||||
/*===========================================================================*/
|
||||
|
||||
#if !STM32_FSMC_USE_NAND1 && !STM32_FSMC_USE_NAND2
|
||||
#if !STM32_NAND_USE_NAND1 && !STM32_NAND_USE_NAND2
|
||||
#error "NAND driver activated but no NAND peripheral assigned"
|
||||
#endif
|
||||
|
||||
#if (STM32_FSMC_USE_NAND1 || STM32_FSMC_USE_NAND2) && !STM32_HAS_FSMC
|
||||
#if (STM32_NAND_USE_NAND1 || STM32_NAND_USE_NAND2) && !STM32_HAS_FSMC
|
||||
#error "FSMC not present in the selected device"
|
||||
#endif
|
||||
|
||||
|
@ -255,11 +256,11 @@ struct NANDDriver {
|
|||
/* External declarations. */
|
||||
/*===========================================================================*/
|
||||
|
||||
#if STM32_FSMC_USE_NAND1 && !defined(__DOXYGEN__)
|
||||
#if STM32_NAND_USE_NAND1 && !defined(__DOXYGEN__)
|
||||
extern NANDDriver NANDD1;
|
||||
#endif
|
||||
|
||||
#if STM32_FSMC_USE_NAND2 && !defined(__DOXYGEN__)
|
||||
#if STM32_NAND_USE_NAND2 && !defined(__DOXYGEN__)
|
||||
extern NANDDriver NANDD2;
|
||||
#endif
|
||||
|
||||
|
@ -282,8 +283,8 @@ extern "C" {
|
|||
}
|
||||
#endif
|
||||
|
||||
#endif /* HAL_USE_FSMC_NAND */
|
||||
#endif /* HAL_USE_NAND */
|
||||
|
||||
#endif /* HAL_FSMC_NAND_LLD_H_ */
|
||||
#endif /* HAL_NAND_LLD_H_ */
|
||||
|
||||
/** @} */
|
|
@ -34,9 +34,9 @@
|
|||
defined(STM32F769xx) || defined(STM32F777xx) || \
|
||||
defined(STM32F779xx))
|
||||
|
||||
#if (HAL_USE_FSMC_SDRAM == TRUE) || defined(__DOXYGEN__)
|
||||
#if (HAL_USE_SDRAM == TRUE) || defined(__DOXYGEN__)
|
||||
|
||||
#include "hal_fsmc_sdram_lld.h"
|
||||
#include "hal_sdram_lld.h"
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver local definitions. */
|
||||
|
@ -59,7 +59,7 @@
|
|||
/**
|
||||
* @brief SDRAM driver identifier.
|
||||
*/
|
||||
SDRAMDriver SDRAMD;
|
||||
SDRAMDriver SDRAMD1;
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver local types. */
|
||||
|
@ -78,9 +78,9 @@ SDRAMDriver SDRAMD;
|
|||
*
|
||||
* @notapi
|
||||
*/
|
||||
static void lld_sdram_wait_ready(void) {
|
||||
static void sdram_lld_wait_ready(void) {
|
||||
/* Wait until the SDRAM controller is ready */
|
||||
while (SDRAMD.sdram->SDSR & FMC_SDSR_BUSY);
|
||||
while (SDRAMD1.sdram->SDSR & FMC_SDSR_BUSY);
|
||||
}
|
||||
|
||||
/**
|
||||
|
@ -90,48 +90,48 @@ static void lld_sdram_wait_ready(void) {
|
|||
*
|
||||
* @notapi
|
||||
*/
|
||||
static void lld_sdram_init_sequence(const SDRAMConfig *cfgp) {
|
||||
static void sdram_lld_init_sequence(const SDRAMConfig *cfgp) {
|
||||
|
||||
uint32_t command_target = 0;
|
||||
|
||||
#if STM32_FSMC_USE_SDRAM1
|
||||
#if STM32_SDRAM_USE_SDRAM1
|
||||
command_target |= FMC_SDCMR_CTB1;
|
||||
#endif
|
||||
#if STM32_FSMC_USE_SDRAM2
|
||||
#if STM32_SDRAM_USE_SDRAM2
|
||||
command_target |= FMC_SDCMR_CTB2;
|
||||
#endif
|
||||
|
||||
/* Step 3: Configure a clock configuration enable command.*/
|
||||
lld_sdram_wait_ready();
|
||||
SDRAMD.sdram->SDCMR = FMCCM_CLK_ENABLED | command_target;
|
||||
sdram_lld_wait_ready();
|
||||
SDRAMD1.sdram->SDCMR = FMCCM_CLK_ENABLED | command_target;
|
||||
|
||||
/* Step 4: Insert delay (tipically 100uS).*/
|
||||
osalThreadSleepMilliseconds(1);
|
||||
|
||||
/* Step 5: Configure a PALL (precharge all) command.*/
|
||||
lld_sdram_wait_ready();
|
||||
SDRAMD.sdram->SDCMR = FMCCM_PALL | command_target;
|
||||
sdram_lld_wait_ready();
|
||||
SDRAMD1.sdram->SDCMR = FMCCM_PALL | command_target;
|
||||
|
||||
/* Step 6.1: Configure a Auto-Refresh command: send the first command.*/
|
||||
lld_sdram_wait_ready();
|
||||
SDRAMD.sdram->SDCMR = FMCCM_AUTO_REFRESH | command_target |
|
||||
sdram_lld_wait_ready();
|
||||
SDRAMD1.sdram->SDCMR = FMCCM_AUTO_REFRESH | command_target |
|
||||
(cfgp->sdcmr & FMC_SDCMR_NRFS);
|
||||
|
||||
/* Step 6.2: Send the second command.*/
|
||||
lld_sdram_wait_ready();
|
||||
SDRAMD.sdram->SDCMR = FMCCM_AUTO_REFRESH | command_target |
|
||||
sdram_lld_wait_ready();
|
||||
SDRAMD1.sdram->SDCMR = FMCCM_AUTO_REFRESH | command_target |
|
||||
(cfgp->sdcmr & FMC_SDCMR_NRFS);
|
||||
|
||||
/* Step 7: Program the external memory mode register.*/
|
||||
lld_sdram_wait_ready();
|
||||
SDRAMD.sdram->SDCMR = FMCCM_LOAD_MODE | command_target |
|
||||
sdram_lld_wait_ready();
|
||||
SDRAMD1.sdram->SDCMR = FMCCM_LOAD_MODE | command_target |
|
||||
(cfgp->sdcmr & FMC_SDCMR_MRD);
|
||||
|
||||
/* Step 8: Set clock.*/
|
||||
lld_sdram_wait_ready();
|
||||
SDRAMD.sdram->SDRTR = cfgp->sdrtr & FMC_SDRTR_COUNT;
|
||||
sdram_lld_wait_ready();
|
||||
SDRAMD1.sdram->SDRTR = cfgp->sdrtr & FMC_SDRTR_COUNT;
|
||||
|
||||
lld_sdram_wait_ready();
|
||||
sdram_lld_wait_ready();
|
||||
}
|
||||
|
||||
/*===========================================================================*/
|
||||
|
@ -142,23 +142,23 @@ static void lld_sdram_init_sequence(const SDRAMConfig *cfgp) {
|
|||
/* Driver exported functions. */
|
||||
/*===========================================================================*/
|
||||
|
||||
void lld_sdram_start(SDRAMDriver *sdramp, const SDRAMConfig *cfgp)
|
||||
void sdram_lld_start(SDRAMDriver *sdramp, const SDRAMConfig *cfgp)
|
||||
{
|
||||
sdramp->sdram->SDCR1 = cfgp->sdcr;
|
||||
sdramp->sdram->SDTR1 = cfgp->sdtr;
|
||||
sdramp->sdram->SDCR2 = cfgp->sdcr;
|
||||
sdramp->sdram->SDTR2 = cfgp->sdtr;
|
||||
|
||||
lld_sdram_init_sequence(cfgp);
|
||||
sdram_lld_init_sequence(cfgp);
|
||||
}
|
||||
|
||||
void lld_sdram_stop(SDRAMDriver *sdramp) {
|
||||
void sdram_lld_stop(SDRAMDriver *sdramp) {
|
||||
uint32_t command_target = 0;
|
||||
|
||||
#if STM32_FSMC_USE_SDRAM1
|
||||
#if STM32_SDRAM_USE_SDRAM1
|
||||
command_target |= FMC_SDCMR_CTB1;
|
||||
#endif
|
||||
#if STM32_FSMC_USE_SDRAM2
|
||||
#if STM32_SDRAM_USE_SDRAM2
|
||||
command_target |= FMC_SDCMR_CTB2;
|
||||
#endif
|
||||
|
|
@ -28,16 +28,9 @@
|
|||
#ifndef HAL_FMC_SDRAM_H_
|
||||
#define HAL_FMC_SDRAM_H_
|
||||
|
||||
#if (defined(STM32F427xx) || defined(STM32F437xx) || \
|
||||
defined(STM32F429xx) || defined(STM32F439xx) || \
|
||||
defined(STM32F745xx) || defined(STM32F746xx) || \
|
||||
defined(STM32F756xx) || defined(STM32F767xx) || \
|
||||
defined(STM32F769xx) || defined(STM32F777xx) || \
|
||||
defined(STM32F779xx))
|
||||
|
||||
#include "hal_fsmc.h"
|
||||
|
||||
#if (HAL_USE_FSMC_SDRAM == TRUE) || defined(__DOXYGEN__)
|
||||
#if (HAL_USE_SDRAM == TRUE) || defined(__DOXYGEN__)
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver constants. */
|
||||
|
@ -55,8 +48,8 @@
|
|||
* @brief SDRAM driver enable switch.
|
||||
* @details If set to @p TRUE the support for SDRAM1 is included.
|
||||
*/
|
||||
#if !defined(STM32_FSMC_USE_SDRAM1) || defined(__DOXYGEN__)
|
||||
#define STM32_FSMC_USE_SDRAM1 FALSE
|
||||
#if !defined(STM32_SDRAM_USE_SDRAM1) || defined(__DOXYGEN__)
|
||||
#define STM32_SDRAM_USE_SDRAM1 FALSE
|
||||
#else
|
||||
#define STM32_SDRAM1_MAP_BASE FSMC_Bank5_MAP_BASE
|
||||
#endif
|
||||
|
@ -65,8 +58,8 @@
|
|||
* @brief SDRAM driver enable switch.
|
||||
* @details If set to @p TRUE the support for SDRAM2 is included.
|
||||
*/
|
||||
#if !defined(STM32_FSMC_USE_SDRAM2) || defined(__DOXYGEN__)
|
||||
#define STM32_FSMC_USE_SDRAM2 FALSE
|
||||
#if !defined(STM32_SDRAM_USE_SDRAM2) || defined(__DOXYGEN__)
|
||||
#define STM32_SDRAM_USE_SDRAM2 FALSE
|
||||
#else
|
||||
#define STM32_SDRAM2_MAP_BASE FSMC_Bank6_MAP_BASE
|
||||
#endif
|
||||
|
@ -77,14 +70,24 @@
|
|||
/* Derived constants and error checks. */
|
||||
/*===========================================================================*/
|
||||
|
||||
#if !STM32_FSMC_USE_SDRAM1 && !STM32_FSMC_USE_SDRAM2
|
||||
#if !STM32_SDRAM_USE_SDRAM1 && !STM32_SDRAM_USE_SDRAM2
|
||||
#error "SDRAM driver activated but no SDRAM peripheral assigned"
|
||||
#endif
|
||||
|
||||
#if (STM32_FSMC_USE_SDRAM1 || STM32_FSMC_USE_SDRAM2) && !STM32_HAS_FSMC
|
||||
#if (STM32_SDRAM_USE_SDRAM1 || STM32_SDRAM_USE_SDRAM2) && !STM32_HAS_FSMC
|
||||
#error "FMC not present in the selected device"
|
||||
#endif
|
||||
|
||||
#if (defined(STM32F427xx) || defined(STM32F437xx) || \
|
||||
defined(STM32F429xx) || defined(STM32F439xx) || \
|
||||
defined(STM32F745xx) || defined(STM32F746xx) || \
|
||||
defined(STM32F756xx) || defined(STM32F767xx) || \
|
||||
defined(STM32F769xx) || defined(STM32F777xx) || \
|
||||
defined(STM32F779xx))
|
||||
#else
|
||||
#error "Device is not compatible with SDRAM"
|
||||
#endif
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver data structures and types. */
|
||||
/*===========================================================================*/
|
||||
|
@ -97,20 +100,18 @@
|
|||
/* External declarations. */
|
||||
/*===========================================================================*/
|
||||
|
||||
extern SDRAMDriver SDRAMD;
|
||||
extern SDRAMDriver SDRAMD1;
|
||||
|
||||
#ifdef __cplusplus
|
||||
extern "C" {
|
||||
#endif
|
||||
void lld_sdram_start(SDRAMDriver *sdramp, const SDRAMConfig *cfgp);
|
||||
void lld_sdram_stop(SDRAMDriver *sdramp);
|
||||
void sdram_lld_start(SDRAMDriver *sdramp, const SDRAMConfig *cfgp);
|
||||
void sdram_lld_stop(SDRAMDriver *sdramp);
|
||||
#ifdef __cplusplus
|
||||
}
|
||||
#endif
|
||||
|
||||
#endif /* STM32_FSMC_USE_SDRAM */
|
||||
|
||||
#endif /* STM32F427xx / STM32F429xx / STM32F437xx / STM32F439xx */
|
||||
#endif /* STM32_SDRAM_USE_SDRAM */
|
||||
|
||||
#endif /* HAL_FSMC_SDRAM_H_ */
|
||||
|
|
@ -23,9 +23,9 @@
|
|||
*/
|
||||
#include "hal.h"
|
||||
|
||||
#if (HAL_USE_FSMC_SRAM == TRUE) || defined(__DOXYGEN__)
|
||||
#if (HAL_USE_SRAM == TRUE) || defined(__DOXYGEN__)
|
||||
|
||||
#include "hal_fsmc_sram_lld.h"
|
||||
#include "hal_sram_lld.h"
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver local definitions. */
|
||||
|
@ -37,28 +37,28 @@
|
|||
/**
|
||||
* @brief SRAM1 driver identifier.
|
||||
*/
|
||||
#if STM32_FSMC_USE_SRAM1 || defined(__DOXYGEN__)
|
||||
#if STM32_SRAM_USE_SRAM1 || defined(__DOXYGEN__)
|
||||
SRAMDriver SRAMD1;
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief SRAM2 driver identifier.
|
||||
*/
|
||||
#if STM32_FSMC_USE_SRAM2 || defined(__DOXYGEN__)
|
||||
#if STM32_SRAM_USE_SRAM2 || defined(__DOXYGEN__)
|
||||
SRAMDriver SRAMD2;
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief SRAM3 driver identifier.
|
||||
*/
|
||||
#if STM32_FSMC_USE_SRAM3 || defined(__DOXYGEN__)
|
||||
#if STM32_SRAM_USE_SRAM3 || defined(__DOXYGEN__)
|
||||
SRAMDriver SRAMD3;
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief SRAM4 driver identifier.
|
||||
*/
|
||||
#if STM32_FSMC_USE_SRAM4 || defined(__DOXYGEN__)
|
||||
#if STM32_SRAM_USE_SRAM4 || defined(__DOXYGEN__)
|
||||
SRAMDriver SRAMD4;
|
||||
#endif
|
||||
|
||||
|
@ -90,7 +90,7 @@ SRAMDriver SRAMD4;
|
|||
*
|
||||
* @notapi
|
||||
*/
|
||||
void lld_sram_start(SRAMDriver *sramp, const SRAMConfig *cfgp) {
|
||||
void sram_lld_start(SRAMDriver *sramp, const SRAMConfig *cfgp) {
|
||||
|
||||
sramp->sram->BTR = cfgp->btr;
|
||||
sramp->sram->BWTR = cfgp->bwtr;
|
||||
|
@ -104,7 +104,7 @@ void lld_sram_start(SRAMDriver *sramp, const SRAMConfig *cfgp) {
|
|||
*
|
||||
* @notapi
|
||||
*/
|
||||
void lld_sram_stop(SRAMDriver *sramp) {
|
||||
void sram_lld_stop(SRAMDriver *sramp) {
|
||||
|
||||
uint32_t mask = FSMC_BCR_MBKEN;
|
||||
#if (defined(STM32F427xx) || defined(STM32F437xx) || \
|
||||
|
@ -118,7 +118,7 @@ void lld_sram_stop(SRAMDriver *sramp) {
|
|||
sramp->sram->BCR &= ~mask;
|
||||
}
|
||||
|
||||
#endif /* STM32_FSMC_USE_SRAM */
|
||||
#endif /* STM32_SRAM_USE_SRAM */
|
||||
|
||||
/** @} */
|
||||
|
|
@ -27,7 +27,7 @@
|
|||
|
||||
#include "hal_fsmc.h"
|
||||
|
||||
#if (HAL_USE_FSMC_SRAM == TRUE) || defined(__DOXYGEN__)
|
||||
#if (HAL_USE_SRAM == TRUE) || defined(__DOXYGEN__)
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver constants. */
|
||||
|
@ -59,32 +59,32 @@
|
|||
/* External declarations. */
|
||||
/*===========================================================================*/
|
||||
|
||||
#if STM32_FSMC_USE_SRAM1 && !defined(__DOXYGEN__)
|
||||
#if STM32_SRAM_USE_SRAM1 && !defined(__DOXYGEN__)
|
||||
extern SRAMDriver SRAMD1;
|
||||
#endif
|
||||
|
||||
#if STM32_FSMC_USE_SRAM2 && !defined(__DOXYGEN__)
|
||||
#if STM32_SRAM_USE_SRAM2 && !defined(__DOXYGEN__)
|
||||
extern SRAMDriver SRAMD2;
|
||||
#endif
|
||||
|
||||
#if STM32_FSMC_USE_SRAM3 && !defined(__DOXYGEN__)
|
||||
#if STM32_SRAM_USE_SRAM3 && !defined(__DOXYGEN__)
|
||||
extern SRAMDriver SRAMD3;
|
||||
#endif
|
||||
|
||||
#if STM32_FSMC_USE_SRAM4 && !defined(__DOXYGEN__)
|
||||
#if STM32_SRAM_USE_SRAM4 && !defined(__DOXYGEN__)
|
||||
extern SRAMDriver SRAMD4;
|
||||
#endif
|
||||
|
||||
#ifdef __cplusplus
|
||||
extern "C" {
|
||||
#endif
|
||||
void lld_sram_start(SRAMDriver *sramp, const SRAMConfig *cfgp);
|
||||
void lld_sram_stop(SRAMDriver *sramp);
|
||||
void sram_lld_start(SRAMDriver *sramp, const SRAMConfig *cfgp);
|
||||
void sram_lld_stop(SRAMDriver *sramp);
|
||||
#ifdef __cplusplus
|
||||
}
|
||||
#endif
|
||||
|
||||
#endif /* STM32_FSMC_USE_SRAM */
|
||||
#endif /* STM32_SRAM_USE_SRAM */
|
||||
|
||||
#endif /* HAL_FSMC_SRAM_H_ */
|
||||
|
|
@ -23,7 +23,7 @@
|
|||
*/
|
||||
#include "hal.h"
|
||||
|
||||
#if (HAL_USE_FSMC_SDRAM == TRUE) || (HAL_USE_FSMC_SRAM == TRUE) || (HAL_USE_FSMC_NAND == TRUE) || defined(__DOXYGEN__)
|
||||
#if (HAL_USE_SDRAM == TRUE) || (HAL_USE_SRAM == TRUE) || (HAL_USE_NAND == TRUE) || defined(__DOXYGEN__)
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver local definitions. */
|
||||
|
@ -72,27 +72,27 @@ void fsmcInit(void) {
|
|||
if (FSMCD1.state == FSMC_UNINIT) {
|
||||
FSMCD1.state = FSMC_STOP;
|
||||
|
||||
#if STM32_FSMC_USE_SRAM1
|
||||
FSMCD1.sram1 = (FSMC_SRAM_NOR_TypeDef *)(FSMC_Bank1_R_BASE);
|
||||
#if STM32_SRAM_USE_SRAM1
|
||||
FSMCD1.sram1 = (FSMC_SRAM_TypeDef *)(FSMC_Bank1_R_BASE);
|
||||
#endif
|
||||
|
||||
#if STM32_FSMC_USE_SRAM2
|
||||
FSMCD1.sram2 = (FSMC_SRAM_NOR_TypeDef *)(FSMC_Bank1_R_BASE + 8);
|
||||
#if STM32_SRAM_USE_SRAM2
|
||||
FSMCD1.sram2 = (FSMC_SRAM_TypeDef *)(FSMC_Bank1_R_BASE + 8);
|
||||
#endif
|
||||
|
||||
#if STM32_FSMC_USE_SRAM3
|
||||
FSMCD1.sram3 = (FSMC_SRAM_NOR_TypeDef *)(FSMC_Bank1_R_BASE + 8 * 2);
|
||||
#if STM32_SRAM_USE_SRAM3
|
||||
FSMCD1.sram3 = (FSMC_SRAM_TypeDef *)(FSMC_Bank1_R_BASE + 8 * 2);
|
||||
#endif
|
||||
|
||||
#if STM32_FSMC_USE_SRAM4
|
||||
FSMCD1.sram4 = (FSMC_SRAM_NOR_TypeDef *)(FSMC_Bank1_R_BASE + 8 * 3);
|
||||
#if STM32_SRAM_USE_SRAM4
|
||||
FSMCD1.sram4 = (FSMC_SRAM_TypeDef *)(FSMC_Bank1_R_BASE + 8 * 3);
|
||||
#endif
|
||||
|
||||
#if STM32_FSMC_USE_NAND1
|
||||
#if STM32_NAND_USE_NAND1
|
||||
FSMCD1.nand1 = (FSMC_NAND_TypeDef *)FSMC_Bank2_R_BASE;
|
||||
#endif
|
||||
|
||||
#if STM32_FSMC_USE_NAND2
|
||||
#if STM32_NAND_USE_NAND2
|
||||
FSMCD1.nand2 = (FSMC_NAND_TypeDef *)FSMC_Bank3_R_BASE;
|
||||
#endif
|
||||
|
||||
|
@ -102,7 +102,7 @@ void fsmcInit(void) {
|
|||
defined(STM32F756xx) || defined(STM32F767xx) || \
|
||||
defined(STM32F769xx) || defined(STM32F777xx) || \
|
||||
defined(STM32F779xx))
|
||||
#if STM32_FSMC_USE_SDRAM1 || STM32_FSMC_USE_SDRAM2
|
||||
#if STM32_SDRAM_USE_SDRAM1 || STM32_SDRAM_USE_SDRAM2
|
||||
FSMCD1.sdram = (FSMC_SDRAM_TypeDef *)FSMC_Bank5_6_R_BASE;
|
||||
#endif
|
||||
#endif
|
||||
|
@ -176,12 +176,12 @@ void fsmcStop(FSMCDriver *fsmcp) {
|
|||
CH_IRQ_HANDLER(STM32_FSMC_HANDLER) {
|
||||
|
||||
CH_IRQ_PROLOGUE();
|
||||
#if STM32_FSMC_USE_NAND1
|
||||
#if STM32_NAND_USE_NAND1
|
||||
if (FSMCD1.nand1->SR & FSMC_SR_ISR_MASK) {
|
||||
NANDD1.isr_handler(&NANDD1);
|
||||
}
|
||||
#endif
|
||||
#if STM32_FSMC_USE_NAND2
|
||||
#if STM32_NAND_USE_NAND2
|
||||
if (FSMCD1.nand2->SR & FSMC_SR_ISR_MASK) {
|
||||
NANDD2.isr_handler(&NANDD2);
|
||||
}
|
||||
|
@ -189,131 +189,6 @@ CH_IRQ_HANDLER(STM32_FSMC_HANDLER) {
|
|||
CH_IRQ_EPILOGUE();
|
||||
}
|
||||
|
||||
#if (HAL_USE_FSMC_SDRAM == TRUE)
|
||||
|
||||
#include "hal_fsmc_sdram_lld.h"
|
||||
/**
|
||||
* @brief FSMC SDRAM Driver init
|
||||
*/
|
||||
void fsmcSdramInit(void) {
|
||||
|
||||
fsmcInit();
|
||||
SDRAMD.sdram = FSMCD1.sdram;
|
||||
SDRAMD.state = SDRAM_STOP;
|
||||
}
|
||||
|
||||
/**
|
||||
* @brief Configures and activates the SDRAM peripheral.
|
||||
*
|
||||
* @param[in] sdramp pointer to the @p SDRAMDriver object
|
||||
* @param[in] cfgp pointer to the @p SDRAMConfig object
|
||||
*/
|
||||
void fsmcSdramStart(SDRAMDriver *sdramp, const SDRAMConfig *cfgp) {
|
||||
|
||||
if (FSMCD1.state == FSMC_STOP)
|
||||
fsmcStart(&FSMCD1);
|
||||
|
||||
osalDbgAssert((sdramp->state == SDRAM_STOP) || (sdramp->state == SDRAM_READY),
|
||||
"SDRAM. Invalid state.");
|
||||
|
||||
if (sdramp->state == SDRAM_STOP) {
|
||||
|
||||
lld_sdram_start(sdramp, cfgp);
|
||||
|
||||
sdramp->state = SDRAM_READY;
|
||||
}
|
||||
}
|
||||
|
||||
/**
|
||||
* @brief Deactivates the SDRAM peripheral.
|
||||
*
|
||||
* @param[in] sdramp pointer to the @p SDRAMDriver object
|
||||
*
|
||||
* @notapi
|
||||
*/
|
||||
void fsmcSdramStop(SDRAMDriver *sdramp) {
|
||||
|
||||
if (sdramp->state == SDRAM_READY) {
|
||||
lld_sdram_stop(sdramp);
|
||||
sdramp->state = SDRAM_STOP;
|
||||
}
|
||||
}
|
||||
#endif /* HAL_USE_FSMC_SDRAM == TRUE */
|
||||
|
||||
|
||||
#if (HAL_USE_FSMC_SRAM == TRUE)
|
||||
|
||||
#include "hal_fsmc_sram_lld.h"
|
||||
|
||||
/**
|
||||
* @brief Low level SRAM driver initialization.
|
||||
*
|
||||
* @notapi
|
||||
*/
|
||||
void fsmcSramInit(void) {
|
||||
|
||||
fsmcInit();
|
||||
|
||||
#if STM32_FSMC_USE_SRAM1
|
||||
SRAMD1.sram = FSMCD1.sram1;
|
||||
SRAMD1.state = SRAM_STOP;
|
||||
#endif /* STM32_FSMC_USE_SRAM1 */
|
||||
|
||||
#if STM32_FSMC_USE_SRAM2
|
||||
SRAMD2.sram = FSMCD1.sram2;
|
||||
SRAMD2.state = SRAM_STOP;
|
||||
#endif /* STM32_FSMC_USE_SRAM2 */
|
||||
|
||||
#if STM32_FSMC_USE_SRAM3
|
||||
SRAMD3.sram = FSMCD1.sram3;
|
||||
SRAMD3.state = SRAM_STOP;
|
||||
#endif /* STM32_FSMC_USE_SRAM3 */
|
||||
|
||||
#if STM32_FSMC_USE_SRAM4
|
||||
SRAMD4.sram = FSMCD1.sram4;
|
||||
SRAMD4.state = SRAM_STOP;
|
||||
#endif /* STM32_FSMC_USE_SRAM4 */
|
||||
}
|
||||
|
||||
/**
|
||||
* @brief Configures and activates the SRAM peripheral.
|
||||
*
|
||||
* @param[in] sramp pointer to the @p SRAMDriver object
|
||||
* @param[in] cfgp pointer to the @p SRAMConfig object
|
||||
*
|
||||
* @notapi
|
||||
*/
|
||||
void fsmcSramStart(SRAMDriver *sramp, const SRAMConfig *cfgp) {
|
||||
|
||||
if (FSMCD1.state == FSMC_STOP)
|
||||
fsmcStart(&FSMCD1);
|
||||
|
||||
osalDbgAssert((sramp->state == SRAM_STOP) || (sramp->state == SRAM_READY),
|
||||
"invalid state");
|
||||
|
||||
if (sramp->state == SRAM_STOP) {
|
||||
lld_sram_start(sramp, cfgp);
|
||||
sramp->state = SRAM_READY;
|
||||
}
|
||||
}
|
||||
|
||||
/**
|
||||
* @brief Deactivates the SRAM peripheral.
|
||||
*
|
||||
* @param[in] sramp pointer to the @p SRAMDriver object
|
||||
*
|
||||
* @notapi
|
||||
*/
|
||||
void fsmcSramStop(SRAMDriver *sramp) {
|
||||
|
||||
if (sramp->state == SRAM_READY) {
|
||||
lld_sram_stop(sramp);
|
||||
sramp->state = SRAM_STOP;
|
||||
}
|
||||
}
|
||||
|
||||
#endif /* HAL_USE_FSMC_SRAM == TRUE */
|
||||
|
||||
#endif /* HAL_USE_FSMC */
|
||||
|
||||
/** @} */
|
||||
|
|
|
@ -0,0 +1,122 @@
|
|||
/*
|
||||
ChibiOS - Copyright (C) 2006..2017 Giovanni Di Sirio
|
||||
Copyright (C) 2017 Fabien Poussin (fabien.poussin (at) google's mail)
|
||||
|
||||
Licensed under the Apache License, Version 2.0 (the "License");
|
||||
you may not use this file except in sdramliance with the License.
|
||||
You may obtain a copy of the License at
|
||||
|
||||
http://www.apache.org/licenses/LICENSE-2.0
|
||||
|
||||
Unless required by applicable law or agreed to in writing, software
|
||||
distributed under the License is distributed on an "AS IS" BASIS,
|
||||
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
||||
See the License for the specific language governing permissions and
|
||||
limitations under the License.
|
||||
*/
|
||||
|
||||
/**
|
||||
* @file hal_sdram.c
|
||||
* @brief SDRAM Driver code.
|
||||
*
|
||||
* @addtogroup SDRAM
|
||||
* @{
|
||||
*/
|
||||
|
||||
#include "hal.h"
|
||||
|
||||
#if HAL_USE_SDRAM || defined(__DOXYGEN__)
|
||||
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver local definitions. */
|
||||
/*===========================================================================*/
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver exported variables. */
|
||||
/*===========================================================================*/
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver local variables and types. */
|
||||
/*===========================================================================*/
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver local functions. */
|
||||
/*===========================================================================*/
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver exported functions. */
|
||||
/*===========================================================================*/
|
||||
|
||||
#include "hal_sdram_lld.h"
|
||||
|
||||
/**
|
||||
* @brief SDRAM Driver initialization.
|
||||
* @note This function is implicitly invoked by @p halInit(), there is
|
||||
* no need to explicitly initialize the driver.
|
||||
*
|
||||
* @init
|
||||
*/
|
||||
void sdramInit(void) {
|
||||
fsmcInit();
|
||||
sdramObjectInit(&SDRAMD1);
|
||||
}
|
||||
|
||||
/**
|
||||
* @brief Initializes the standard part of a @p SDRAMDriver structure.
|
||||
*
|
||||
* @param[out] sdramp pointer to the @p SDRAMDriver object
|
||||
*
|
||||
* @init
|
||||
*/
|
||||
void sdramObjectInit(SDRAMDriver *sdramp) {
|
||||
|
||||
sdramp->sdram = FSMCD1.sdram;
|
||||
sdramp->state = SDRAM_STOP;
|
||||
}
|
||||
|
||||
/**
|
||||
* @brief Configures and activates the SDRAM peripheral.
|
||||
*
|
||||
* @param[in] sdramp pointer to the @p SDRAMDriver object
|
||||
* @param[in] config pointer to the @p SDRAMConfig object
|
||||
*
|
||||
* @api
|
||||
*/
|
||||
void sdramStart(SDRAMDriver *sdramp, const SDRAMConfig *config) {
|
||||
|
||||
osalDbgCheck((sdramp != NULL) && (config != NULL));
|
||||
|
||||
if (FSMCD1.state == FSMC_STOP)
|
||||
fsmcStart(&FSMCD1);
|
||||
|
||||
osalSysLock();
|
||||
osalDbgAssert((sdramp->state == SDRAM_STOP) || (sdramp->state == SDRAM_READY),
|
||||
"invalid state");
|
||||
sdram_lld_start(sdramp, config);
|
||||
sdramp->state = SDRAM_READY;
|
||||
osalSysUnlock();
|
||||
}
|
||||
|
||||
/**
|
||||
* @brief Deactivates the SDRAM peripheral.
|
||||
*
|
||||
* @param[in] sdramp pointer to the @p SDRAMDriver object
|
||||
*
|
||||
* @api
|
||||
*/
|
||||
void sdramStop(SDRAMDriver *sdramp) {
|
||||
|
||||
osalDbgCheck(sdramp != NULL);
|
||||
|
||||
osalSysLock();
|
||||
osalDbgAssert((sdramp->state == SDRAM_STOP) || (sdramp->state == SDRAM_READY),
|
||||
"invalid state");
|
||||
sdram_lld_stop(sdramp);
|
||||
sdramp->state = SDRAM_STOP;
|
||||
osalSysUnlock();
|
||||
}
|
||||
|
||||
#endif /* HAL_USE_SDRAM */
|
||||
|
||||
/** @} */
|
|
@ -0,0 +1,146 @@
|
|||
/*
|
||||
ChibiOS - Copyright (C) 2006..2017 Giovanni Di Sirio
|
||||
Copyright (C) 2017 Fabien Poussin (fabien.poussin (at) google's mail)
|
||||
|
||||
Licensed under the Apache License, Version 2.0 (the "License");
|
||||
you may not use this file except in sramliance with the License.
|
||||
You may obtain a copy of the License at
|
||||
|
||||
http://www.apache.org/licenses/LICENSE-2.0
|
||||
|
||||
Unless required by applicable law or agreed to in writing, software
|
||||
distributed under the License is distributed on an "AS IS" BASIS,
|
||||
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
||||
See the License for the specific language governing permissions and
|
||||
limitations under the License.
|
||||
*/
|
||||
|
||||
/**
|
||||
* @file hal_sram.c
|
||||
* @brief SRAM Driver code.
|
||||
*
|
||||
* @addtogroup SRAM
|
||||
* @{
|
||||
*/
|
||||
|
||||
#include "hal.h"
|
||||
|
||||
#if HAL_USE_SRAM || defined(__DOXYGEN__)
|
||||
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver local definitions. */
|
||||
/*===========================================================================*/
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver exported variables. */
|
||||
/*===========================================================================*/
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver local variables and types. */
|
||||
/*===========================================================================*/
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver local functions. */
|
||||
/*===========================================================================*/
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver exported functions. */
|
||||
/*===========================================================================*/
|
||||
|
||||
#include "hal_sram_lld.h"
|
||||
|
||||
/**
|
||||
* @brief SRAM Driver initialization.
|
||||
* @note This function is implicitly invoked by @p halInit(), there is
|
||||
* no need to explicitly initialize the driver.
|
||||
*
|
||||
* @init
|
||||
*/
|
||||
void sramInit(void) {
|
||||
|
||||
fsmcInit();
|
||||
|
||||
#if STM32_SRAM_USE_SRAM1
|
||||
SRAMD1.sram = FSMCD1.sram1;
|
||||
SRAMD1.state = SRAM_STOP;
|
||||
sramObjectInit(&SRAMD1);
|
||||
#endif /* STM32_SRAM_USE_SRAM1 */
|
||||
|
||||
#if STM32_SRAM_USE_SRAM2
|
||||
SRAMD2.sram = FSMCD1.sram2;
|
||||
SRAMD2.state = SRAM_STOP;
|
||||
sramObjectInit(&SRAMD2);
|
||||
#endif /* STM32_SRAM_USE_SRAM2 */
|
||||
|
||||
#if STM32_SRAM_USE_SRAM3
|
||||
SRAMD3.sram = FSMCD1.sram3;
|
||||
SRAMD3.state = SRAM_STOP;
|
||||
sramObjectInit(&SRAMD3);
|
||||
#endif /* STM32_SRAM_USE_SRAM3 */
|
||||
|
||||
#if STM32_SRAM_USE_SRAM4
|
||||
SRAMD4.sram = FSMCD1.sram4;
|
||||
SRAMD4.state = SRAM_STOP;
|
||||
sramObjectInit(&SRAMD4);
|
||||
#endif /* STM32_SRAM_USE_SRAM4 */
|
||||
|
||||
}
|
||||
|
||||
/**
|
||||
* @brief Initializes the standard part of a @p SRAMDriver structure.
|
||||
*
|
||||
* @param[out] sramp pointer to the @p SRAMDriver object
|
||||
*
|
||||
* @init
|
||||
*/
|
||||
void sramObjectInit(SRAMDriver *sramp) {
|
||||
|
||||
sramp->state = SRAM_STOP;
|
||||
}
|
||||
|
||||
/**
|
||||
* @brief Configures and activates the SRAM peripheral.
|
||||
*
|
||||
* @param[in] sramp pointer to the @p SRAMDriver object
|
||||
* @param[in] config pointer to the @p SRAMConfig object
|
||||
*
|
||||
* @api
|
||||
*/
|
||||
void sramStart(SRAMDriver *sramp, const SRAMConfig *config) {
|
||||
|
||||
osalDbgCheck((sramp != NULL) && (config != NULL));
|
||||
|
||||
if (FSMCD1.state == FSMC_STOP)
|
||||
fsmcStart(&FSMCD1);
|
||||
|
||||
osalSysLock();
|
||||
osalDbgAssert((sramp->state == SRAM_STOP) || (sramp->state == SRAM_READY),
|
||||
"invalid state");
|
||||
sram_lld_start(sramp, config);
|
||||
sramp->state = SRAM_READY;
|
||||
osalSysUnlock();
|
||||
}
|
||||
|
||||
/**
|
||||
* @brief Deactivates the SRAM peripheral.
|
||||
*
|
||||
* @param[in] sramp pointer to the @p SRAMDriver object
|
||||
*
|
||||
* @api
|
||||
*/
|
||||
void sramStop(SRAMDriver *sramp) {
|
||||
|
||||
osalDbgCheck(sramp != NULL);
|
||||
|
||||
osalSysLock();
|
||||
osalDbgAssert((sramp->state == SRAM_STOP) || (sramp->state == SRAM_READY),
|
||||
"invalid state");
|
||||
sram_lld_stop(sramp);
|
||||
sramp->state = SRAM_STOP;
|
||||
osalSysUnlock();
|
||||
}
|
||||
|
||||
#endif /* HAL_USE_SRAM */
|
||||
|
||||
/** @} */
|
|
@ -23,8 +23,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 FALSE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
|
|
|
@ -23,8 +23,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 FALSE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
|
|
|
@ -23,8 +23,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 FALSE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
|
|
|
@ -23,8 +23,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 FALSE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
|
|
|
@ -23,8 +23,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 FALSE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
|
|
|
@ -23,8 +23,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 FALSE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
|
|
|
@ -23,8 +23,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 FALSE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
|
|
|
@ -23,8 +23,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 FALSE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
|
|
|
@ -23,8 +23,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 FALSE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
|
|
|
@ -23,8 +23,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 FALSE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
|
|
|
@ -23,8 +23,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 FALSE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
|
|
|
@ -31,6 +31,20 @@
|
|||
#define HAL_USE_FSMC TRUE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief Enables the SDRAM subsystem.
|
||||
*/
|
||||
#if !defined(HAL_USE_SDRAM) || defined(__DOXYGEN__)
|
||||
#define HAL_USE_SDRAM FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief Enables the SRAM subsystem.
|
||||
*/
|
||||
#if !defined(HAL_USE_SRAM) || defined(__DOXYGEN__)
|
||||
#define HAL_USE_SRAM FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief Enables the NAND subsystem.
|
||||
*/
|
||||
|
|
|
@ -78,9 +78,9 @@
|
|||
#define NAND_TEST_KILL_BLOCK 8000
|
||||
#endif
|
||||
|
||||
#if STM32_NAND_USE_FSMC_NAND1
|
||||
#if STM32_NAND_USE_NAND1
|
||||
#define NAND NANDD1
|
||||
#elif STM32_NAND_USE_FSMC_NAND2
|
||||
#elif STM32_NAND_USE_NAND2
|
||||
#define NAND NANDD2
|
||||
#else
|
||||
#error "You should enable at least one NAND interface"
|
||||
|
|
|
@ -24,8 +24,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 TRUE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 TRUE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
|
@ -34,18 +34,16 @@
|
|||
/*
|
||||
* FSMC SRAM driver system settings.
|
||||
*/
|
||||
#define STM32_USE_FSMC_SRAM FALSE
|
||||
#define STM32_SRAM_USE_FSMC_SRAM1 FALSE
|
||||
#define STM32_SRAM_USE_FSMC_SRAM2 FALSE
|
||||
#define STM32_SRAM_USE_FSMC_SRAM3 FALSE
|
||||
#define STM32_SRAM_USE_FSMC_SRAM4 FALSE
|
||||
#define STM32_SRAM_USE_SRAM1 FALSE
|
||||
#define STM32_SRAM_USE_SRAM2 FALSE
|
||||
#define STM32_SRAM_USE_SRAM3 FALSE
|
||||
#define STM32_SRAM_USE_SRAM4 FALSE
|
||||
|
||||
/*
|
||||
* FSMC SDRAM driver system settings.
|
||||
*/
|
||||
#define STM32_USE_FSMC_SDRAM FALSE
|
||||
#define STM32_SDRAM_USE_FSMC_SDRAM1 FALSE
|
||||
#define STM32_SDRAM_USE_FSMC_SDRAM2 TRUE
|
||||
#define STM32_SDRAM_USE_SDRAM1 FALSE
|
||||
#define STM32_SDRAM_USE_SDRAM2 FALSE
|
||||
|
||||
/*
|
||||
* TIMCAP driver system settings.
|
||||
|
|
|
@ -27,24 +27,30 @@
|
|||
/**
|
||||
* @brief Enables the FSMC subsystem.
|
||||
*/
|
||||
#if !defined(HAL_USE_FSMC_SDRAM) || defined(__DOXYGEN__)
|
||||
#define HAL_USE_FSMC_SDRAM TRUE
|
||||
#if !defined(HAL_USE_FSMC) || defined(__DOXYGEN__)
|
||||
#define HAL_USE_FSMC TRUE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief Enables the FSMC subsystem.
|
||||
* @brief Enables the SDRAM subsystem.
|
||||
*/
|
||||
#if !defined(HAL_USE_FSMC_SRAM) || defined(__DOXYGEN__)
|
||||
#define HAL_USE_FSMC_SRAM FALSE
|
||||
#if !defined(HAL_USE_SDRAM) || defined(__DOXYGEN__)
|
||||
#define HAL_USE_SDRAM TRUE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief Enables the FSMC subsystem.
|
||||
* @brief Enables the SRAM subsystem.
|
||||
*/
|
||||
#if !defined(HAL_USE_FSMC_NAND) || defined(__DOXYGEN__)
|
||||
#define HAL_USE_FSMC_NAND FALSE
|
||||
#if !defined(HAL_USE_SRAM) || defined(__DOXYGEN__)
|
||||
#define HAL_USE_SRAM FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief Enables the NAND subsystem.
|
||||
*/
|
||||
#if !defined(HAL_USE_NAND) || defined(__DOXYGEN__)
|
||||
#define HAL_USE_NAND FALSE
|
||||
#endif
|
||||
/**
|
||||
* @brief Enables the 1-wire subsystem.
|
||||
*/
|
||||
|
|
|
@ -183,8 +183,8 @@ int main(void) {
|
|||
halInit();
|
||||
chSysInit();
|
||||
|
||||
fsmcSdramInit();
|
||||
fsmcSdramStart(&SDRAMD, &sdram_cfg);
|
||||
sdramInit();
|
||||
sdramStart(&SDRAMD1, &sdram_cfg);
|
||||
|
||||
membench();
|
||||
memtest();
|
||||
|
|
|
@ -22,30 +22,30 @@
|
|||
#define STM32_FSMC_USE_FSMC1 TRUE
|
||||
#define STM32_FSMC_FSMC1_IRQ_PRIORITY 10
|
||||
#define STM32_FSMC_DMA_CHN 0x03010201
|
||||
#define STM32_FSMC_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_FSMC_DMA_PRIORITY 0
|
||||
#define STM32_FSMC_DMA_ERROR_HOOK(nandp) osalSysHalt("FSMC DMA failure")
|
||||
|
||||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_FSMC_USE_NAND1 FALSE
|
||||
#define STM32_FSMC_USE_NAND2 FALSE
|
||||
#define STM32_FSMC_USE_NAND_EXT_INT FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
#define STM32_NAND_DMA_ERROR_HOOK(nandp) osalSysHalt("DMA failure")
|
||||
|
||||
/*
|
||||
* FSMC SRAM driver system settings.
|
||||
*/
|
||||
#define STM32_FSMC_USE_SRAM1 FALSE
|
||||
#define STM32_FSMC_USE_SRAM2 FALSE
|
||||
#define STM32_FSMC_USE_SRAM3 FALSE
|
||||
#define STM32_FSMC_USE_SRAM4 FALSE
|
||||
#define STM32_SRAM_USE_SRAM1 FALSE
|
||||
#define STM32_SRAM_USE_SRAM2 FALSE
|
||||
#define STM32_SRAM_USE_SRAM3 FALSE
|
||||
#define STM32_SRAM_USE_SRAM4 FALSE
|
||||
|
||||
/*
|
||||
* FSMC SDRAM driver system settings.
|
||||
*/
|
||||
#define STM32_FSMC_USE_SDRAM1 FALSE
|
||||
#define STM32_FSMC_USE_SDRAM2 TRUE
|
||||
#define STM32_SDRAM_USE_SDRAM1 FALSE
|
||||
#define STM32_SDRAM_USE_SDRAM2 TRUE
|
||||
|
||||
/*
|
||||
* TIMCAP driver system settings.
|
||||
|
|
|
@ -27,22 +27,29 @@
|
|||
/**
|
||||
* @brief Enables the FSMC subsystem.
|
||||
*/
|
||||
#if !defined(HAL_USE_FSMC_SDRAM) || defined(__DOXYGEN__)
|
||||
#define HAL_USE_FSMC_SDRAM FALSE
|
||||
#if !defined(HAL_USE_FSMC) || defined(__DOXYGEN__)
|
||||
#define HAL_USE_FSMC TRUE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief Enables the FSMC subsystem.
|
||||
* @brief Enables the SDRAM subsystem.
|
||||
*/
|
||||
#if !defined(HAL_USE_FSMC_SRAM) || defined(__DOXYGEN__)
|
||||
#define HAL_USE_FSMC_SRAM TRUE
|
||||
#if !defined(HAL_USE_SDRAM) || defined(__DOXYGEN__)
|
||||
#define HAL_USE_SDRAM FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief Enables the FSMC subsystem.
|
||||
* @brief Enables the SRAM subsystem.
|
||||
*/
|
||||
#if !defined(HAL_USE_FSMC_NAND) || defined(__DOXYGEN__)
|
||||
#define HAL_USE_FSMC_NAND FALSE
|
||||
#if !defined(HAL_USE_SRAM) || defined(__DOXYGEN__)
|
||||
#define HAL_USE_SRAM TRUE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief Enables the NAND subsystem.
|
||||
*/
|
||||
#if !defined(HAL_USE_NAND) || defined(__DOXYGEN__)
|
||||
#define HAL_USE_NAND FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
|
|
|
@ -172,8 +172,8 @@ int main(void) {
|
|||
halInit();
|
||||
chSysInit();
|
||||
|
||||
fsmcSramInit();
|
||||
fsmcSramStart(&SRAMD4, &sram_cfg);
|
||||
sramInit();
|
||||
sramStart(&SRAMD4, &sram_cfg);
|
||||
|
||||
membench();
|
||||
memtest();
|
||||
|
|
|
@ -22,30 +22,30 @@
|
|||
#define STM32_FSMC_USE_FSMC1 TRUE
|
||||
#define STM32_FSMC_FSMC1_IRQ_PRIORITY 10
|
||||
#define STM32_FSMC_DMA_CHN 0x03010201
|
||||
#define STM32_FSMC_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_FSMC_DMA_PRIORITY 0
|
||||
#define STM32_FSMC_DMA_ERROR_HOOK(nandp) osalSysHalt("FSMC DMA failure")
|
||||
|
||||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_FSMC_USE_NAND1 FALSE
|
||||
#define STM32_FSMC_USE_NAND2 FALSE
|
||||
#define STM32_FSMC_USE_NAND_EXT_INT FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
#define STM32_NAND_DMA_ERROR_HOOK(nandp) osalSysHalt("DMA failure")
|
||||
|
||||
/*
|
||||
* FSMC SRAM driver system settings.
|
||||
*/
|
||||
#define STM32_FSMC_USE_SRAM1 FALSE
|
||||
#define STM32_FSMC_USE_SRAM2 FALSE
|
||||
#define STM32_FSMC_USE_SRAM3 FALSE
|
||||
#define STM32_FSMC_USE_SRAM4 TRUE
|
||||
#define STM32_SRAM_USE_SRAM1 FALSE
|
||||
#define STM32_SRAM_USE_SRAM2 FALSE
|
||||
#define STM32_SRAM_USE_SRAM3 FALSE
|
||||
#define STM32_SRAM_USE_SRAM4 TRUE
|
||||
|
||||
/*
|
||||
* FSMC SDRAM driver system settings.
|
||||
*/
|
||||
#define STM32_FSMC_USE_SDRAM1 FALSE
|
||||
#define STM32_FSMC_USE_SDRAM2 FALSE
|
||||
#define STM32_SDRAM_USE_SDRAM1 FALSE
|
||||
#define STM32_SDRAM_USE_SDRAM2 FALSE
|
||||
|
||||
/*
|
||||
* TIMCAP driver system settings.
|
||||
|
|
|
@ -23,8 +23,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 FALSE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
|
|
|
@ -23,8 +23,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 FALSE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
|
|
|
@ -23,8 +23,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 FALSE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
|
|
|
@ -23,8 +23,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 FALSE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
|
|
|
@ -23,8 +23,8 @@
|
|||
/*
|
||||
* FSMC NAND driver system settings.
|
||||
*/
|
||||
#define STM32_NAND_USE_FSMC_NAND1 FALSE
|
||||
#define STM32_NAND_USE_FSMC_NAND2 FALSE
|
||||
#define STM32_NAND_USE_NAND1 FALSE
|
||||
#define STM32_NAND_USE_NAND2 FALSE
|
||||
#define STM32_NAND_USE_EXT_INT FALSE
|
||||
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
||||
#define STM32_NAND_DMA_PRIORITY 0
|
||||
|
|
Загрузка…
Ссылка в новой задаче