2012-06-20 01:44:25 +04:00
|
|
|
# common clock types
|
2012-09-11 22:56:23 +04:00
|
|
|
obj-$(CONFIG_HAVE_CLK) += clk-devres.o
|
2010-11-17 12:04:33 +03:00
|
|
|
obj-$(CONFIG_CLKDEV_LOOKUP) += clkdev.o
|
2013-01-19 01:00:05 +04:00
|
|
|
obj-$(CONFIG_COMMON_CLK) += clk.o
|
|
|
|
obj-$(CONFIG_COMMON_CLK) += clk-divider.o
|
|
|
|
obj-$(CONFIG_COMMON_CLK) += clk-fixed-factor.o
|
|
|
|
obj-$(CONFIG_COMMON_CLK) += clk-fixed-rate.o
|
|
|
|
obj-$(CONFIG_COMMON_CLK) += clk-gate.o
|
|
|
|
obj-$(CONFIG_COMMON_CLK) += clk-mux.o
|
|
|
|
|
2012-04-10 07:32:35 +04:00
|
|
|
# SoCs specific
|
2012-09-11 09:26:15 +04:00
|
|
|
obj-$(CONFIG_ARCH_BCM2835) += clk-bcm2835.o
|
2012-01-11 16:52:34 +04:00
|
|
|
obj-$(CONFIG_ARCH_NOMADIK) += clk-nomadik.o
|
2012-03-14 03:19:19 +04:00
|
|
|
obj-$(CONFIG_ARCH_HIGHBANK) += clk-highbank.o
|
2012-04-28 20:02:39 +04:00
|
|
|
obj-$(CONFIG_ARCH_MXS) += mxs/
|
2012-07-19 02:07:18 +04:00
|
|
|
obj-$(CONFIG_ARCH_SOCFPGA) += socfpga/
|
2012-04-10 07:32:35 +04:00
|
|
|
obj-$(CONFIG_PLAT_SPEAR) += spear/
|
2012-06-20 01:44:25 +04:00
|
|
|
obj-$(CONFIG_ARCH_U300) += clk-u300.o
|
2012-08-06 20:32:08 +04:00
|
|
|
obj-$(CONFIG_COMMON_CLK_VERSATILE) += versatile/
|
2012-08-20 10:42:37 +04:00
|
|
|
obj-$(CONFIG_ARCH_PRIMA2) += clk-prima2.o
|
2012-11-17 18:22:22 +04:00
|
|
|
obj-$(CONFIG_PLAT_ORION) += mvebu/
|
2012-08-20 06:55:11 +04:00
|
|
|
ifeq ($(CONFIG_COMMON_CLK), y)
|
|
|
|
obj-$(CONFIG_ARCH_MMP) += mmp/
|
|
|
|
endif
|
2012-08-20 14:05:35 +04:00
|
|
|
obj-$(CONFIG_MACH_LOONGSON1) += clk-ls1x.o
|
2012-08-27 17:45:53 +04:00
|
|
|
obj-$(CONFIG_ARCH_U8500) += ux500/
|
2012-08-21 18:01:39 +04:00
|
|
|
obj-$(CONFIG_ARCH_VT8500) += clk-vt8500.o
|
2012-11-08 22:04:26 +04:00
|
|
|
obj-$(CONFIG_ARCH_ZYNQ) += clk-zynq.o
|
clk: tegra: add Tegra specific clocks
Add Tegra specific clocks, pll, pll_out, peripheral, frac_divider, super.
Signed-off-by: Prashant Gaikwad <pgaikwad@nvidia.com>
[swarren: alloc sizeof(*foo) not sizeof(struct foo), add comments re:
storing pointers to stack variables, make a timeout loop more idiomatic,
use _clk_pll_disable() not clk_disable_pll() from _program_pll() to
avoid redundant lock operations, unified tegra_clk_periph() and
tegra_clk_periph_nodiv(), unified tegra_clk_pll{,e}, rename all clock
registration functions so they don't have the same name as the clock
structs, return -EINVAL from clk_plle_enable when matching table rate
not found, pass ops to _tegra_clk_register_pll rather than a bool.]
Acked-by: Mike Turquette <mturquette@linaro.org>
Signed-off-by: Stephen Warren <swarren@nvidia.com>
2013-01-11 11:46:20 +04:00
|
|
|
obj-$(CONFIG_ARCH_TEGRA) += tegra/
|
2012-05-17 13:04:57 +04:00
|
|
|
|
2013-01-18 17:46:00 +04:00
|
|
|
obj-$(CONFIG_X86) += x86/
|
2012-05-17 13:04:57 +04:00
|
|
|
|
|
|
|
# Chip specific
|
|
|
|
obj-$(CONFIG_COMMON_CLK_WM831X) += clk-wm831x.o
|
2012-08-28 12:54:28 +04:00
|
|
|
obj-$(CONFIG_COMMON_CLK_MAX77686) += clk-max77686.o
|
2012-09-14 18:30:27 +04:00
|
|
|
obj-$(CONFIG_CLK_TWL6040) += clk-twl6040.o
|