2011-08-09 19:15:17 +04:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Carveout for multimedia usecases
|
|
|
|
* It should be the last 48MB of the first 512MB memory part
|
|
|
|
* In theory, it should not even exist. That zone should be reserved
|
|
|
|
* dynamically during the .reserve callback.
|
|
|
|
*/
|
|
|
|
/memreserve/ 0x9d000000 0x03000000;
|
|
|
|
|
|
|
|
/include/ "skeleton.dtsi"
|
|
|
|
|
|
|
|
/ {
|
|
|
|
compatible = "ti,omap4430", "ti,omap4";
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
|
|
|
|
aliases {
|
2011-12-14 15:55:46 +04:00
|
|
|
serial0 = &uart1;
|
|
|
|
serial1 = &uart2;
|
|
|
|
serial2 = &uart3;
|
|
|
|
serial3 = &uart4;
|
2011-08-09 19:15:17 +04:00
|
|
|
};
|
|
|
|
|
2011-08-16 13:49:08 +04:00
|
|
|
cpus {
|
|
|
|
cpu@0 {
|
|
|
|
compatible = "arm,cortex-a9";
|
2012-07-04 16:27:34 +04:00
|
|
|
next-level-cache = <&L2>;
|
2011-08-16 13:49:08 +04:00
|
|
|
};
|
|
|
|
cpu@1 {
|
|
|
|
compatible = "arm,cortex-a9";
|
2012-07-04 16:27:34 +04:00
|
|
|
next-level-cache = <&L2>;
|
2011-08-16 13:49:08 +04:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-09-03 19:56:32 +04:00
|
|
|
gic: interrupt-controller@48241000 {
|
|
|
|
compatible = "arm,cortex-a9-gic";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
reg = <0x48241000 0x1000>,
|
|
|
|
<0x48240100 0x0100>;
|
|
|
|
};
|
|
|
|
|
2012-07-04 16:27:34 +04:00
|
|
|
L2: l2-cache-controller@48242000 {
|
|
|
|
compatible = "arm,pl310-cache";
|
|
|
|
reg = <0x48242000 0x1000>;
|
|
|
|
cache-unified;
|
|
|
|
cache-level = <2>;
|
|
|
|
};
|
|
|
|
|
2012-07-04 17:02:32 +04:00
|
|
|
local-timer@0x48240600 {
|
|
|
|
compatible = "arm,cortex-a9-twd-timer";
|
|
|
|
reg = <0x48240600 0x20>;
|
|
|
|
interrupts = <1 13 0x304>;
|
|
|
|
};
|
|
|
|
|
2011-08-09 19:15:17 +04:00
|
|
|
/*
|
|
|
|
* The soc node represents the soc top level view. It is uses for IPs
|
|
|
|
* that are not memory mapped in the MPU view or for the MPU itself.
|
|
|
|
*/
|
|
|
|
soc {
|
|
|
|
compatible = "ti,omap-infra";
|
2011-08-16 13:49:08 +04:00
|
|
|
mpu {
|
|
|
|
compatible = "ti,omap4-mpu";
|
|
|
|
ti,hwmods = "mpu";
|
|
|
|
};
|
|
|
|
|
|
|
|
dsp {
|
|
|
|
compatible = "ti,omap3-c64";
|
|
|
|
ti,hwmods = "dsp";
|
|
|
|
};
|
|
|
|
|
|
|
|
iva {
|
|
|
|
compatible = "ti,ivahd";
|
|
|
|
ti,hwmods = "iva";
|
|
|
|
};
|
2011-08-09 19:15:17 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* XXX: Use a flat representation of the OMAP4 interconnect.
|
|
|
|
* The real OMAP interconnect network is quite complex.
|
|
|
|
* Since that will not bring real advantage to represent that in DT for
|
|
|
|
* the moment, just use a fake OCP bus entry to represent the whole bus
|
|
|
|
* hierarchy.
|
|
|
|
*/
|
|
|
|
ocp {
|
2011-08-12 15:48:47 +04:00
|
|
|
compatible = "ti,omap4-l3-noc", "simple-bus";
|
2011-08-09 19:15:17 +04:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
2011-08-12 15:48:47 +04:00
|
|
|
ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
|
2011-08-09 19:15:17 +04:00
|
|
|
|
2012-09-10 21:34:51 +04:00
|
|
|
omap4_pmx_core: pinmux@4a100040 {
|
|
|
|
compatible = "ti,omap4-padconf", "pinctrl-single";
|
|
|
|
reg = <0x4a100040 0x0196>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
pinctrl-single,register-width = <16>;
|
|
|
|
pinctrl-single,function-mask = <0x7fff>;
|
|
|
|
};
|
|
|
|
omap4_pmx_wkup: pinmux@4a31e040 {
|
|
|
|
compatible = "ti,omap4-padconf", "pinctrl-single";
|
|
|
|
reg = <0x4a31e040 0x0038>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
pinctrl-single,register-width = <16>;
|
|
|
|
pinctrl-single,function-mask = <0x7fff>;
|
|
|
|
};
|
|
|
|
|
2011-08-16 13:51:54 +04:00
|
|
|
gpio1: gpio@4a310000 {
|
|
|
|
compatible = "ti,omap4-gpio";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x4a310000 0x200>;
|
|
|
|
interrupts = <0 29 0x4>;
|
2011-08-16 13:51:54 +04:00
|
|
|
ti,hwmods = "gpio1";
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio2: gpio@48055000 {
|
|
|
|
compatible = "ti,omap4-gpio";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x48055000 0x200>;
|
|
|
|
interrupts = <0 30 0x4>;
|
2011-08-16 13:51:54 +04:00
|
|
|
ti,hwmods = "gpio2";
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio3: gpio@48057000 {
|
|
|
|
compatible = "ti,omap4-gpio";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x48057000 0x200>;
|
|
|
|
interrupts = <0 31 0x4>;
|
2011-08-16 13:51:54 +04:00
|
|
|
ti,hwmods = "gpio3";
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio4: gpio@48059000 {
|
|
|
|
compatible = "ti,omap4-gpio";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x48059000 0x200>;
|
|
|
|
interrupts = <0 32 0x4>;
|
2011-08-16 13:51:54 +04:00
|
|
|
ti,hwmods = "gpio4";
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio5: gpio@4805b000 {
|
|
|
|
compatible = "ti,omap4-gpio";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x4805b000 0x200>;
|
|
|
|
interrupts = <0 33 0x4>;
|
2011-08-16 13:51:54 +04:00
|
|
|
ti,hwmods = "gpio5";
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio6: gpio@4805d000 {
|
|
|
|
compatible = "ti,omap4-gpio";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x4805d000 0x200>;
|
|
|
|
interrupts = <0 34 0x4>;
|
2011-08-16 13:51:54 +04:00
|
|
|
ti,hwmods = "gpio6";
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
};
|
2011-12-14 15:55:46 +04:00
|
|
|
|
2012-02-16 14:55:27 +04:00
|
|
|
uart1: serial@4806a000 {
|
2011-12-14 15:55:46 +04:00
|
|
|
compatible = "ti,omap4-uart";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x4806a000 0x100>;
|
|
|
|
interrupts = <0 72 0x4>;
|
2011-12-14 15:55:46 +04:00
|
|
|
ti,hwmods = "uart1";
|
|
|
|
clock-frequency = <48000000>;
|
|
|
|
};
|
|
|
|
|
2012-02-16 14:55:27 +04:00
|
|
|
uart2: serial@4806c000 {
|
2011-12-14 15:55:46 +04:00
|
|
|
compatible = "ti,omap4-uart";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x4806c000 0x100>;
|
|
|
|
interrupts = <0 73 0x4>;
|
2011-12-14 15:55:46 +04:00
|
|
|
ti,hwmods = "uart2";
|
|
|
|
clock-frequency = <48000000>;
|
|
|
|
};
|
|
|
|
|
2012-02-16 14:55:27 +04:00
|
|
|
uart3: serial@48020000 {
|
2011-12-14 15:55:46 +04:00
|
|
|
compatible = "ti,omap4-uart";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x48020000 0x100>;
|
|
|
|
interrupts = <0 74 0x4>;
|
2011-12-14 15:55:46 +04:00
|
|
|
ti,hwmods = "uart3";
|
|
|
|
clock-frequency = <48000000>;
|
|
|
|
};
|
|
|
|
|
2012-02-16 14:55:27 +04:00
|
|
|
uart4: serial@4806e000 {
|
2011-12-14 15:55:46 +04:00
|
|
|
compatible = "ti,omap4-uart";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x4806e000 0x100>;
|
|
|
|
interrupts = <0 70 0x4>;
|
2011-12-14 15:55:46 +04:00
|
|
|
ti,hwmods = "uart4";
|
|
|
|
clock-frequency = <48000000>;
|
|
|
|
};
|
2011-08-17 17:30:03 +04:00
|
|
|
|
|
|
|
i2c1: i2c@48070000 {
|
|
|
|
compatible = "ti,omap4-i2c";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x48070000 0x100>;
|
|
|
|
interrupts = <0 56 0x4>;
|
2011-08-17 17:30:03 +04:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
ti,hwmods = "i2c1";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c2: i2c@48072000 {
|
|
|
|
compatible = "ti,omap4-i2c";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x48072000 0x100>;
|
|
|
|
interrupts = <0 57 0x4>;
|
2011-08-17 17:30:03 +04:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
ti,hwmods = "i2c2";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c3: i2c@48060000 {
|
|
|
|
compatible = "ti,omap4-i2c";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x48060000 0x100>;
|
|
|
|
interrupts = <0 61 0x4>;
|
2011-08-17 17:30:03 +04:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
ti,hwmods = "i2c3";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c4: i2c@48350000 {
|
|
|
|
compatible = "ti,omap4-i2c";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x48350000 0x100>;
|
|
|
|
interrupts = <0 62 0x4>;
|
2011-08-17 17:30:03 +04:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
ti,hwmods = "i2c4";
|
|
|
|
};
|
2012-01-20 17:15:58 +04:00
|
|
|
|
|
|
|
mcspi1: spi@48098000 {
|
|
|
|
compatible = "ti,omap4-mcspi";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x48098000 0x200>;
|
|
|
|
interrupts = <0 65 0x4>;
|
2012-01-20 17:15:58 +04:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
ti,hwmods = "mcspi1";
|
|
|
|
ti,spi-num-cs = <4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mcspi2: spi@4809a000 {
|
|
|
|
compatible = "ti,omap4-mcspi";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x4809a000 0x200>;
|
|
|
|
interrupts = <0 66 0x4>;
|
2012-01-20 17:15:58 +04:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
ti,hwmods = "mcspi2";
|
|
|
|
ti,spi-num-cs = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mcspi3: spi@480b8000 {
|
|
|
|
compatible = "ti,omap4-mcspi";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x480b8000 0x200>;
|
|
|
|
interrupts = <0 91 0x4>;
|
2012-01-20 17:15:58 +04:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
ti,hwmods = "mcspi3";
|
|
|
|
ti,spi-num-cs = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mcspi4: spi@480ba000 {
|
|
|
|
compatible = "ti,omap4-mcspi";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x480ba000 0x200>;
|
|
|
|
interrupts = <0 48 0x4>;
|
2012-01-20 17:15:58 +04:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
ti,hwmods = "mcspi4";
|
|
|
|
ti,spi-num-cs = <1>;
|
|
|
|
};
|
2011-10-04 15:40:27 +04:00
|
|
|
|
|
|
|
mmc1: mmc@4809c000 {
|
|
|
|
compatible = "ti,omap4-hsmmc";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x4809c000 0x400>;
|
|
|
|
interrupts = <0 83 0x4>;
|
2011-10-04 15:40:27 +04:00
|
|
|
ti,hwmods = "mmc1";
|
|
|
|
ti,dual-volt;
|
|
|
|
ti,needs-special-reset;
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc2: mmc@480b4000 {
|
|
|
|
compatible = "ti,omap4-hsmmc";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x480b4000 0x400>;
|
|
|
|
interrupts = <0 86 0x4>;
|
2011-10-04 15:40:27 +04:00
|
|
|
ti,hwmods = "mmc2";
|
|
|
|
ti,needs-special-reset;
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc3: mmc@480ad000 {
|
|
|
|
compatible = "ti,omap4-hsmmc";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x480ad000 0x400>;
|
|
|
|
interrupts = <0 94 0x4>;
|
2011-10-04 15:40:27 +04:00
|
|
|
ti,hwmods = "mmc3";
|
|
|
|
ti,needs-special-reset;
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc4: mmc@480d1000 {
|
|
|
|
compatible = "ti,omap4-hsmmc";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x480d1000 0x400>;
|
|
|
|
interrupts = <0 96 0x4>;
|
2011-10-04 15:40:27 +04:00
|
|
|
ti,hwmods = "mmc4";
|
|
|
|
ti,needs-special-reset;
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc5: mmc@480d5000 {
|
|
|
|
compatible = "ti,omap4-hsmmc";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x480d5000 0x400>;
|
|
|
|
interrupts = <0 59 0x4>;
|
2011-10-04 15:40:27 +04:00
|
|
|
ti,hwmods = "mmc5";
|
|
|
|
ti,needs-special-reset;
|
|
|
|
};
|
2012-06-01 08:44:14 +04:00
|
|
|
|
|
|
|
wdt2: wdt@4a314000 {
|
|
|
|
compatible = "ti,omap4-wdt", "ti,omap3-wdt";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x4a314000 0x80>;
|
|
|
|
interrupts = <0 80 0x4>;
|
2012-06-01 08:44:14 +04:00
|
|
|
ti,hwmods = "wd_timer2";
|
|
|
|
};
|
2012-06-08 18:01:59 +04:00
|
|
|
|
|
|
|
mcpdm: mcpdm@40132000 {
|
|
|
|
compatible = "ti,omap4-mcpdm";
|
|
|
|
reg = <0x40132000 0x7f>, /* MPU private access */
|
|
|
|
<0x49032000 0x7f>; /* L3 Interconnect */
|
2012-08-29 17:31:06 +04:00
|
|
|
reg-names = "mpu", "dma";
|
2012-06-08 18:01:59 +04:00
|
|
|
interrupts = <0 112 0x4>;
|
|
|
|
ti,hwmods = "mcpdm";
|
|
|
|
};
|
2012-06-08 18:02:00 +04:00
|
|
|
|
|
|
|
dmic: dmic@4012e000 {
|
|
|
|
compatible = "ti,omap4-dmic";
|
|
|
|
reg = <0x4012e000 0x7f>, /* MPU private access */
|
|
|
|
<0x4902e000 0x7f>; /* L3 Interconnect */
|
2012-08-29 17:31:06 +04:00
|
|
|
reg-names = "mpu", "dma";
|
2012-06-08 18:02:00 +04:00
|
|
|
interrupts = <0 114 0x4>;
|
|
|
|
ti,hwmods = "dmic";
|
|
|
|
};
|
2012-08-14 15:15:37 +04:00
|
|
|
|
2012-07-26 18:13:21 +04:00
|
|
|
mcbsp1: mcbsp@40122000 {
|
|
|
|
compatible = "ti,omap4-mcbsp";
|
|
|
|
reg = <0x40122000 0xff>, /* MPU private access */
|
|
|
|
<0x49022000 0xff>; /* L3 Interconnect */
|
|
|
|
reg-names = "mpu", "dma";
|
|
|
|
interrupts = <0 17 0x4>;
|
|
|
|
interrupt-names = "common";
|
|
|
|
ti,buffer-size = <128>;
|
|
|
|
ti,hwmods = "mcbsp1";
|
|
|
|
};
|
|
|
|
|
|
|
|
mcbsp2: mcbsp@40124000 {
|
|
|
|
compatible = "ti,omap4-mcbsp";
|
|
|
|
reg = <0x40124000 0xff>, /* MPU private access */
|
|
|
|
<0x49024000 0xff>; /* L3 Interconnect */
|
|
|
|
reg-names = "mpu", "dma";
|
|
|
|
interrupts = <0 22 0x4>;
|
|
|
|
interrupt-names = "common";
|
|
|
|
ti,buffer-size = <128>;
|
|
|
|
ti,hwmods = "mcbsp2";
|
|
|
|
};
|
|
|
|
|
|
|
|
mcbsp3: mcbsp@40126000 {
|
|
|
|
compatible = "ti,omap4-mcbsp";
|
|
|
|
reg = <0x40126000 0xff>, /* MPU private access */
|
|
|
|
<0x49026000 0xff>; /* L3 Interconnect */
|
|
|
|
reg-names = "mpu", "dma";
|
|
|
|
interrupts = <0 23 0x4>;
|
|
|
|
interrupt-names = "common";
|
|
|
|
ti,buffer-size = <128>;
|
|
|
|
ti,hwmods = "mcbsp3";
|
|
|
|
};
|
|
|
|
|
|
|
|
mcbsp4: mcbsp@48096000 {
|
|
|
|
compatible = "ti,omap4-mcbsp";
|
|
|
|
reg = <0x48096000 0xff>; /* L4 Interconnect */
|
|
|
|
reg-names = "mpu";
|
|
|
|
interrupts = <0 16 0x4>;
|
|
|
|
interrupt-names = "common";
|
|
|
|
ti,buffer-size = <128>;
|
|
|
|
ti,hwmods = "mcbsp4";
|
|
|
|
};
|
|
|
|
|
2012-08-14 15:15:37 +04:00
|
|
|
keypad: keypad@4a31c000 {
|
|
|
|
compatible = "ti,omap4-keypad";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x4a31c000 0x80>;
|
|
|
|
interrupts = <0 120 0x4>;
|
|
|
|
reg-names = "mpu";
|
2012-08-14 15:15:37 +04:00
|
|
|
ti,hwmods = "kbd";
|
|
|
|
};
|
2012-01-20 19:05:26 +04:00
|
|
|
|
|
|
|
emif1: emif@4c000000 {
|
|
|
|
compatible = "ti,emif-4d";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x4c000000 0x100>;
|
|
|
|
interrupts = <0 110 0x4>;
|
2012-01-20 19:05:26 +04:00
|
|
|
ti,hwmods = "emif1";
|
|
|
|
phy-type = <1>;
|
|
|
|
hw-caps-read-idle-ctrl;
|
|
|
|
hw-caps-ll-interface;
|
|
|
|
hw-caps-temp-alert;
|
|
|
|
};
|
|
|
|
|
|
|
|
emif2: emif@4d000000 {
|
|
|
|
compatible = "ti,emif-4d";
|
2012-09-05 13:38:23 +04:00
|
|
|
reg = <0x4d000000 0x100>;
|
|
|
|
interrupts = <0 111 0x4>;
|
2012-01-20 19:05:26 +04:00
|
|
|
ti,hwmods = "emif2";
|
|
|
|
phy-type = <1>;
|
|
|
|
hw-caps-read-idle-ctrl;
|
|
|
|
hw-caps-ll-interface;
|
|
|
|
hw-caps-temp-alert;
|
|
|
|
};
|
2012-10-02 05:46:13 +04:00
|
|
|
|
2012-09-19 14:32:51 +04:00
|
|
|
ocp2scp@4a0ad000 {
|
2012-08-22 12:40:03 +04:00
|
|
|
compatible = "ti,omap-ocp2scp";
|
2012-09-19 14:32:51 +04:00
|
|
|
reg = <0x4a0ad000 0x1f>;
|
2012-08-22 12:40:03 +04:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
ti,hwmods = "ocp2scp_usb_phy";
|
|
|
|
};
|
2011-08-09 19:15:17 +04:00
|
|
|
};
|
|
|
|
};
|