2011-05-06 01:00:23 +04:00
|
|
|
/*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License version 2 as published
|
|
|
|
* by the Free Software Foundation.
|
|
|
|
*
|
2016-12-20 21:56:59 +03:00
|
|
|
* Copyright (C) 2010 John Crispin <john@phrozen.org>
|
2017-08-20 01:18:11 +03:00
|
|
|
* Copyright (C) 2017 Hauke Mehrtens <hauke@hauke-m.de>
|
2011-05-06 01:00:23 +04:00
|
|
|
* Based on EP93xx wdt driver
|
|
|
|
*/
|
|
|
|
|
2012-02-16 03:06:19 +04:00
|
|
|
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
|
|
|
|
|
2011-05-06 01:00:23 +04:00
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/fs.h>
|
|
|
|
#include <linux/miscdevice.h>
|
|
|
|
#include <linux/watchdog.h>
|
2012-04-12 23:21:56 +04:00
|
|
|
#include <linux/of_platform.h>
|
2011-05-06 01:00:23 +04:00
|
|
|
#include <linux/uaccess.h>
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/io.h>
|
2017-08-20 01:18:11 +03:00
|
|
|
#include <linux/regmap.h>
|
|
|
|
#include <linux/mfd/syscon.h>
|
2011-05-06 01:00:23 +04:00
|
|
|
|
2012-04-12 23:21:56 +04:00
|
|
|
#include <lantiq_soc.h>
|
2011-05-06 01:00:23 +04:00
|
|
|
|
2017-08-20 01:18:11 +03:00
|
|
|
#define LTQ_XRX_RCU_RST_STAT 0x0014
|
|
|
|
#define LTQ_XRX_RCU_RST_STAT_WDT BIT(31)
|
|
|
|
|
|
|
|
/* CPU0 Reset Source Register */
|
|
|
|
#define LTQ_FALCON_SYS1_CPU0RS 0x0060
|
|
|
|
/* reset cause mask */
|
|
|
|
#define LTQ_FALCON_SYS1_CPU0RS_MASK 0x0007
|
|
|
|
#define LTQ_FALCON_SYS1_CPU0RS_WDT 0x02
|
|
|
|
|
2012-04-12 23:21:56 +04:00
|
|
|
/*
|
|
|
|
* Section 3.4 of the datasheet
|
2011-05-06 01:00:23 +04:00
|
|
|
* The password sequence protects the WDT control register from unintended
|
|
|
|
* write actions, which might cause malfunction of the WDT.
|
|
|
|
*
|
|
|
|
* essentially the following two magic passwords need to be written to allow
|
|
|
|
* IO access to the WDT core
|
|
|
|
*/
|
|
|
|
#define LTQ_WDT_PW1 0x00BE0000
|
|
|
|
#define LTQ_WDT_PW2 0x00DC0000
|
|
|
|
|
|
|
|
#define LTQ_WDT_CR 0x0 /* watchdog control register */
|
|
|
|
#define LTQ_WDT_SR 0x8 /* watchdog status register */
|
|
|
|
|
|
|
|
#define LTQ_WDT_SR_EN (0x1 << 31) /* enable bit */
|
|
|
|
#define LTQ_WDT_SR_PWD (0x3 << 26) /* turn on power */
|
|
|
|
#define LTQ_WDT_SR_CLKDIV (0x3 << 24) /* turn on clock and set */
|
|
|
|
/* divider to 0x40000 */
|
|
|
|
#define LTQ_WDT_DIVIDER 0x40000
|
|
|
|
#define LTQ_MAX_TIMEOUT ((1 << 16) - 1) /* the reload field is 16 bit */
|
|
|
|
|
2012-03-05 19:51:11 +04:00
|
|
|
static bool nowayout = WATCHDOG_NOWAYOUT;
|
2011-05-06 01:00:23 +04:00
|
|
|
|
|
|
|
static void __iomem *ltq_wdt_membase;
|
|
|
|
static unsigned long ltq_io_region_clk_rate;
|
|
|
|
|
|
|
|
static unsigned long ltq_wdt_bootstatus;
|
|
|
|
static unsigned long ltq_wdt_in_use;
|
|
|
|
static int ltq_wdt_timeout = 30;
|
|
|
|
static int ltq_wdt_ok_to_close;
|
|
|
|
|
|
|
|
static void
|
|
|
|
ltq_wdt_enable(void)
|
|
|
|
{
|
2011-08-24 12:31:39 +04:00
|
|
|
unsigned long int timeout = ltq_wdt_timeout *
|
2011-05-06 01:00:23 +04:00
|
|
|
(ltq_io_region_clk_rate / LTQ_WDT_DIVIDER) + 0x1000;
|
2011-08-24 12:31:39 +04:00
|
|
|
if (timeout > LTQ_MAX_TIMEOUT)
|
|
|
|
timeout = LTQ_MAX_TIMEOUT;
|
2011-05-06 01:00:23 +04:00
|
|
|
|
|
|
|
/* write the first password magic */
|
|
|
|
ltq_w32(LTQ_WDT_PW1, ltq_wdt_membase + LTQ_WDT_CR);
|
|
|
|
/* write the second magic plus the configuration and new timeout */
|
|
|
|
ltq_w32(LTQ_WDT_SR_EN | LTQ_WDT_SR_PWD | LTQ_WDT_SR_CLKDIV |
|
2011-08-24 12:31:39 +04:00
|
|
|
LTQ_WDT_PW2 | timeout, ltq_wdt_membase + LTQ_WDT_CR);
|
2011-05-06 01:00:23 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
ltq_wdt_disable(void)
|
|
|
|
{
|
|
|
|
/* write the first password magic */
|
|
|
|
ltq_w32(LTQ_WDT_PW1, ltq_wdt_membase + LTQ_WDT_CR);
|
2012-04-12 23:21:56 +04:00
|
|
|
/*
|
|
|
|
* write the second password magic with no config
|
2011-05-06 01:00:23 +04:00
|
|
|
* this turns the watchdog off
|
|
|
|
*/
|
|
|
|
ltq_w32(LTQ_WDT_PW2, ltq_wdt_membase + LTQ_WDT_CR);
|
|
|
|
}
|
|
|
|
|
|
|
|
static ssize_t
|
|
|
|
ltq_wdt_write(struct file *file, const char __user *data,
|
|
|
|
size_t len, loff_t *ppos)
|
|
|
|
{
|
|
|
|
if (len) {
|
|
|
|
if (!nowayout) {
|
|
|
|
size_t i;
|
|
|
|
|
|
|
|
ltq_wdt_ok_to_close = 0;
|
|
|
|
for (i = 0; i != len; i++) {
|
|
|
|
char c;
|
|
|
|
|
|
|
|
if (get_user(c, data + i))
|
|
|
|
return -EFAULT;
|
|
|
|
if (c == 'V')
|
|
|
|
ltq_wdt_ok_to_close = 1;
|
|
|
|
else
|
|
|
|
ltq_wdt_ok_to_close = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
ltq_wdt_enable();
|
|
|
|
}
|
|
|
|
|
|
|
|
return len;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct watchdog_info ident = {
|
|
|
|
.options = WDIOF_MAGICCLOSE | WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING |
|
|
|
|
WDIOF_CARDRESET,
|
|
|
|
.identity = "ltq_wdt",
|
|
|
|
};
|
|
|
|
|
|
|
|
static long
|
|
|
|
ltq_wdt_ioctl(struct file *file,
|
|
|
|
unsigned int cmd, unsigned long arg)
|
|
|
|
{
|
|
|
|
int ret = -ENOTTY;
|
|
|
|
|
|
|
|
switch (cmd) {
|
|
|
|
case WDIOC_GETSUPPORT:
|
|
|
|
ret = copy_to_user((struct watchdog_info __user *)arg, &ident,
|
|
|
|
sizeof(ident)) ? -EFAULT : 0;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case WDIOC_GETBOOTSTATUS:
|
|
|
|
ret = put_user(ltq_wdt_bootstatus, (int __user *)arg);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case WDIOC_GETSTATUS:
|
|
|
|
ret = put_user(0, (int __user *)arg);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case WDIOC_SETTIMEOUT:
|
|
|
|
ret = get_user(ltq_wdt_timeout, (int __user *)arg);
|
|
|
|
if (!ret)
|
|
|
|
ltq_wdt_enable();
|
|
|
|
/* intentional drop through */
|
|
|
|
case WDIOC_GETTIMEOUT:
|
|
|
|
ret = put_user(ltq_wdt_timeout, (int __user *)arg);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case WDIOC_KEEPALIVE:
|
|
|
|
ltq_wdt_enable();
|
|
|
|
ret = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
ltq_wdt_open(struct inode *inode, struct file *file)
|
|
|
|
{
|
|
|
|
if (test_and_set_bit(0, <q_wdt_in_use))
|
|
|
|
return -EBUSY;
|
|
|
|
ltq_wdt_in_use = 1;
|
|
|
|
ltq_wdt_enable();
|
|
|
|
|
|
|
|
return nonseekable_open(inode, file);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
ltq_wdt_release(struct inode *inode, struct file *file)
|
|
|
|
{
|
|
|
|
if (ltq_wdt_ok_to_close)
|
|
|
|
ltq_wdt_disable();
|
|
|
|
else
|
2012-02-16 03:06:19 +04:00
|
|
|
pr_err("watchdog closed without warning\n");
|
2011-05-06 01:00:23 +04:00
|
|
|
ltq_wdt_ok_to_close = 0;
|
|
|
|
clear_bit(0, <q_wdt_in_use);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct file_operations ltq_wdt_fops = {
|
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.write = ltq_wdt_write,
|
|
|
|
.unlocked_ioctl = ltq_wdt_ioctl,
|
|
|
|
.open = ltq_wdt_open,
|
|
|
|
.release = ltq_wdt_release,
|
|
|
|
.llseek = no_llseek,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct miscdevice ltq_wdt_miscdev = {
|
|
|
|
.minor = WATCHDOG_MINOR,
|
|
|
|
.name = "watchdog",
|
|
|
|
.fops = <q_wdt_fops,
|
|
|
|
};
|
|
|
|
|
2017-08-20 01:18:11 +03:00
|
|
|
typedef int (*ltq_wdt_bootstatus_set)(struct platform_device *pdev);
|
|
|
|
|
|
|
|
static int ltq_wdt_bootstatus_xrx(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct device *dev = &pdev->dev;
|
|
|
|
struct regmap *rcu_regmap;
|
|
|
|
u32 val;
|
|
|
|
int err;
|
|
|
|
|
|
|
|
rcu_regmap = syscon_regmap_lookup_by_phandle(dev->of_node, "regmap");
|
|
|
|
if (IS_ERR(rcu_regmap))
|
|
|
|
return PTR_ERR(rcu_regmap);
|
|
|
|
|
|
|
|
err = regmap_read(rcu_regmap, LTQ_XRX_RCU_RST_STAT, &val);
|
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
if (val & LTQ_XRX_RCU_RST_STAT_WDT)
|
|
|
|
ltq_wdt_bootstatus = WDIOF_CARDRESET;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ltq_wdt_bootstatus_falcon(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct device *dev = &pdev->dev;
|
|
|
|
struct regmap *rcu_regmap;
|
|
|
|
u32 val;
|
|
|
|
int err;
|
|
|
|
|
|
|
|
rcu_regmap = syscon_regmap_lookup_by_phandle(dev->of_node,
|
|
|
|
"lantiq,rcu");
|
|
|
|
if (IS_ERR(rcu_regmap))
|
|
|
|
return PTR_ERR(rcu_regmap);
|
|
|
|
|
|
|
|
err = regmap_read(rcu_regmap, LTQ_FALCON_SYS1_CPU0RS, &val);
|
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
if ((val & LTQ_FALCON_SYS1_CPU0RS_MASK) == LTQ_FALCON_SYS1_CPU0RS_WDT)
|
|
|
|
ltq_wdt_bootstatus = WDIOF_CARDRESET;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-11-19 22:21:41 +04:00
|
|
|
static int
|
2011-05-06 01:00:23 +04:00
|
|
|
ltq_wdt_probe(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
|
|
struct clk *clk;
|
2017-08-20 01:18:11 +03:00
|
|
|
ltq_wdt_bootstatus_set ltq_wdt_bootstatus_set;
|
|
|
|
int ret;
|
2011-05-06 01:00:23 +04:00
|
|
|
|
2013-01-21 14:09:25 +04:00
|
|
|
ltq_wdt_membase = devm_ioremap_resource(&pdev->dev, res);
|
|
|
|
if (IS_ERR(ltq_wdt_membase))
|
|
|
|
return PTR_ERR(ltq_wdt_membase);
|
2011-05-06 01:00:23 +04:00
|
|
|
|
2017-08-20 01:18:11 +03:00
|
|
|
ltq_wdt_bootstatus_set = of_device_get_match_data(&pdev->dev);
|
|
|
|
if (ltq_wdt_bootstatus_set) {
|
|
|
|
ret = ltq_wdt_bootstatus_set(pdev);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2011-05-06 01:00:23 +04:00
|
|
|
/* we do not need to enable the clock as it is always running */
|
2012-04-12 23:21:56 +04:00
|
|
|
clk = clk_get_io();
|
|
|
|
if (IS_ERR(clk)) {
|
|
|
|
dev_err(&pdev->dev, "Failed to get clock\n");
|
|
|
|
return -ENOENT;
|
|
|
|
}
|
2011-05-06 01:00:23 +04:00
|
|
|
ltq_io_region_clk_rate = clk_get_rate(clk);
|
|
|
|
clk_put(clk);
|
|
|
|
|
2012-04-12 23:21:56 +04:00
|
|
|
dev_info(&pdev->dev, "Init done\n");
|
2011-05-06 01:00:23 +04:00
|
|
|
return misc_register(<q_wdt_miscdev);
|
|
|
|
}
|
|
|
|
|
2012-11-19 22:26:24 +04:00
|
|
|
static int
|
2011-05-06 01:00:23 +04:00
|
|
|
ltq_wdt_remove(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
misc_deregister(<q_wdt_miscdev);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-04-12 23:21:56 +04:00
|
|
|
static const struct of_device_id ltq_wdt_match[] = {
|
2017-08-20 01:18:11 +03:00
|
|
|
{ .compatible = "lantiq,wdt", .data = NULL},
|
|
|
|
{ .compatible = "lantiq,xrx100-wdt", .data = ltq_wdt_bootstatus_xrx },
|
|
|
|
{ .compatible = "lantiq,falcon-wdt", .data = ltq_wdt_bootstatus_falcon },
|
2012-04-12 23:21:56 +04:00
|
|
|
{},
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(of, ltq_wdt_match);
|
2011-05-06 01:00:23 +04:00
|
|
|
|
|
|
|
static struct platform_driver ltq_wdt_driver = {
|
2012-04-12 23:21:56 +04:00
|
|
|
.probe = ltq_wdt_probe,
|
2012-11-19 22:21:12 +04:00
|
|
|
.remove = ltq_wdt_remove,
|
2011-05-06 01:00:23 +04:00
|
|
|
.driver = {
|
2012-04-12 23:21:56 +04:00
|
|
|
.name = "wdt",
|
|
|
|
.of_match_table = ltq_wdt_match,
|
2011-05-06 01:00:23 +04:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2012-04-12 23:21:56 +04:00
|
|
|
module_platform_driver(ltq_wdt_driver);
|
2011-05-06 01:00:23 +04:00
|
|
|
|
2012-03-05 19:51:11 +04:00
|
|
|
module_param(nowayout, bool, 0);
|
2011-05-06 01:00:23 +04:00
|
|
|
MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started");
|
2016-12-20 21:56:59 +03:00
|
|
|
MODULE_AUTHOR("John Crispin <john@phrozen.org>");
|
2011-05-06 01:00:23 +04:00
|
|
|
MODULE_DESCRIPTION("Lantiq SoC Watchdog");
|
|
|
|
MODULE_LICENSE("GPL");
|