x86/mce: Get rid of the ->quirk_no_way_out() indirect call
Use a flag setting to call the only quirk function for that. No functional changes. Signed-off-by: Borislav Petkov <bp@suse.de> Reviewed-by: Tony Luck <tony.luck@intel.com> Link: https://lkml.kernel.org/r/20210922165101.18951-5-bp@alien8.de
This commit is contained in:
Родитель
8121b8f947
Коммит
cc466666ab
|
@ -121,8 +121,6 @@ mce_banks_t mce_banks_ce_disabled;
|
||||||
static struct work_struct mce_work;
|
static struct work_struct mce_work;
|
||||||
static struct irq_work mce_irq_work;
|
static struct irq_work mce_irq_work;
|
||||||
|
|
||||||
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);
|
|
||||||
|
|
||||||
/*
|
/*
|
||||||
* CPU/chipset specific EDAC code can register a notifier call here to print
|
* CPU/chipset specific EDAC code can register a notifier call here to print
|
||||||
* MCE errors in a human-readable form.
|
* MCE errors in a human-readable form.
|
||||||
|
@ -814,6 +812,34 @@ clear_it:
|
||||||
}
|
}
|
||||||
EXPORT_SYMBOL_GPL(machine_check_poll);
|
EXPORT_SYMBOL_GPL(machine_check_poll);
|
||||||
|
|
||||||
|
/*
|
||||||
|
* During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
|
||||||
|
* EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
|
||||||
|
* Vol 3B Table 15-20). But this confuses both the code that determines
|
||||||
|
* whether the machine check occurred in kernel or user mode, and also
|
||||||
|
* the severity assessment code. Pretend that EIPV was set, and take the
|
||||||
|
* ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
|
||||||
|
*/
|
||||||
|
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
|
||||||
|
{
|
||||||
|
if (bank != 0)
|
||||||
|
return;
|
||||||
|
if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
|
||||||
|
return;
|
||||||
|
if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
|
||||||
|
MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
|
||||||
|
MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
|
||||||
|
MCACOD)) !=
|
||||||
|
(MCI_STATUS_UC|MCI_STATUS_EN|
|
||||||
|
MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
|
||||||
|
MCI_STATUS_AR|MCACOD_INSTR))
|
||||||
|
return;
|
||||||
|
|
||||||
|
m->mcgstatus |= MCG_STATUS_EIPV;
|
||||||
|
m->ip = regs->ip;
|
||||||
|
m->cs = regs->cs;
|
||||||
|
}
|
||||||
|
|
||||||
/*
|
/*
|
||||||
* Do a quick check if any of the events requires a panic.
|
* Do a quick check if any of the events requires a panic.
|
||||||
* This decides if we keep the events around or clear them.
|
* This decides if we keep the events around or clear them.
|
||||||
|
@ -830,8 +856,8 @@ static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
|
||||||
continue;
|
continue;
|
||||||
|
|
||||||
__set_bit(i, validp);
|
__set_bit(i, validp);
|
||||||
if (quirk_no_way_out)
|
if (mce_flags.snb_ifu_quirk)
|
||||||
quirk_no_way_out(i, m, regs);
|
quirk_sandybridge_ifu(i, m, regs);
|
||||||
|
|
||||||
m->bank = i;
|
m->bank = i;
|
||||||
if (mce_severity(m, regs, mca_cfg.tolerant, &tmp, true) >= MCE_PANIC_SEVERITY) {
|
if (mce_severity(m, regs, mca_cfg.tolerant, &tmp, true) >= MCE_PANIC_SEVERITY) {
|
||||||
|
@ -1714,34 +1740,6 @@ static void __mcheck_cpu_check_banks(void)
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
/*
|
|
||||||
* During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
|
|
||||||
* EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
|
|
||||||
* Vol 3B Table 15-20). But this confuses both the code that determines
|
|
||||||
* whether the machine check occurred in kernel or user mode, and also
|
|
||||||
* the severity assessment code. Pretend that EIPV was set, and take the
|
|
||||||
* ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
|
|
||||||
*/
|
|
||||||
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
|
|
||||||
{
|
|
||||||
if (bank != 0)
|
|
||||||
return;
|
|
||||||
if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
|
|
||||||
return;
|
|
||||||
if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
|
|
||||||
MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
|
|
||||||
MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
|
|
||||||
MCACOD)) !=
|
|
||||||
(MCI_STATUS_UC|MCI_STATUS_EN|
|
|
||||||
MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
|
|
||||||
MCI_STATUS_AR|MCACOD_INSTR))
|
|
||||||
return;
|
|
||||||
|
|
||||||
m->mcgstatus |= MCG_STATUS_EIPV;
|
|
||||||
m->ip = regs->ip;
|
|
||||||
m->cs = regs->cs;
|
|
||||||
}
|
|
||||||
|
|
||||||
/* Add per CPU specific workarounds here */
|
/* Add per CPU specific workarounds here */
|
||||||
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
|
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
|
||||||
{
|
{
|
||||||
|
@ -1815,7 +1813,7 @@ static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
|
||||||
cfg->bootlog = 0;
|
cfg->bootlog = 0;
|
||||||
|
|
||||||
if (c->x86 == 6 && c->x86_model == 45)
|
if (c->x86 == 6 && c->x86_model == 45)
|
||||||
quirk_no_way_out = quirk_sandybridge_ifu;
|
mce_flags.snb_ifu_quirk = 1;
|
||||||
}
|
}
|
||||||
|
|
||||||
if (c->x86_vendor == X86_VENDOR_ZHAOXIN) {
|
if (c->x86_vendor == X86_VENDOR_ZHAOXIN) {
|
||||||
|
|
|
@ -167,7 +167,10 @@ struct mce_vendor_flags {
|
||||||
/* Centaur Winchip C6-style MCA */
|
/* Centaur Winchip C6-style MCA */
|
||||||
winchip : 1,
|
winchip : 1,
|
||||||
|
|
||||||
__reserved_0 : 58;
|
/* SandyBridge IFU quirk */
|
||||||
|
snb_ifu_quirk : 1,
|
||||||
|
|
||||||
|
__reserved_0 : 57;
|
||||||
};
|
};
|
||||||
|
|
||||||
extern struct mce_vendor_flags mce_flags;
|
extern struct mce_vendor_flags mce_flags;
|
||||||
|
|
Загрузка…
Ссылка в новой задаче