2005-04-17 02:20:36 +04:00
|
|
|
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
|
|
|
|
*/
|
2006-01-02 12:14:23 +03:00
|
|
|
/*
|
2005-06-23 16:46:46 +04:00
|
|
|
*
|
2005-04-17 02:20:36 +04:00
|
|
|
* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
|
|
|
|
* All Rights Reserved.
|
2005-06-23 16:46:46 +04:00
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the
|
|
|
|
* "Software"), to deal in the Software without restriction, including
|
|
|
|
* without limitation the rights to use, copy, modify, merge, publish,
|
|
|
|
* distribute, sub license, and/or sell copies of the Software, and to
|
|
|
|
* permit persons to whom the Software is furnished to do so, subject to
|
|
|
|
* the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the
|
|
|
|
* next paragraph) shall be included in all copies or substantial portions
|
|
|
|
* of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
|
|
|
|
* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
|
|
|
|
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
|
|
|
|
* IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
|
|
|
|
* ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
|
|
|
|
* TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
|
|
|
|
* SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
2006-01-02 12:14:23 +03:00
|
|
|
*/
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2009-02-18 02:13:31 +03:00
|
|
|
#include <linux/device.h>
|
2012-10-02 21:01:07 +04:00
|
|
|
#include <drm/drmP.h>
|
|
|
|
#include <drm/i915_drm.h>
|
2005-04-17 02:20:36 +04:00
|
|
|
#include "i915_drv.h"
|
2012-07-02 18:51:02 +04:00
|
|
|
#include "i915_trace.h"
|
2010-09-11 12:19:14 +04:00
|
|
|
#include "intel_drv.h"
|
2005-04-17 02:20:36 +04:00
|
|
|
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
#include <linux/console.h>
|
2011-08-30 19:04:30 +04:00
|
|
|
#include <linux/module.h>
|
2012-10-02 21:01:07 +04:00
|
|
|
#include <drm/drm_crtc_helper.h>
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
|
2011-07-14 01:38:17 +04:00
|
|
|
static int i915_modeset __read_mostly = -1;
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
module_param_named(modeset, i915_modeset, int, 0400);
|
2011-07-14 01:38:18 +04:00
|
|
|
MODULE_PARM_DESC(modeset,
|
|
|
|
"Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
|
|
|
|
"1=on, -1=force vga console preference [default])");
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
|
2011-07-14 01:38:17 +04:00
|
|
|
unsigned int i915_fbpercrtc __always_unused = 0;
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
|
2005-04-17 02:20:36 +04:00
|
|
|
|
2012-11-20 17:50:08 +04:00
|
|
|
int i915_panel_ignore_lid __read_mostly = 1;
|
2011-02-17 16:44:48 +03:00
|
|
|
module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
|
2011-07-14 01:38:18 +04:00
|
|
|
MODULE_PARM_DESC(panel_ignore_lid,
|
2012-11-20 17:50:08 +04:00
|
|
|
"Override lid status (0=autodetect, 1=autodetect disabled [default], "
|
|
|
|
"-1=force lid closed, -2=force lid open)");
|
2011-02-17 16:44:48 +03:00
|
|
|
|
2011-07-14 01:38:17 +04:00
|
|
|
unsigned int i915_powersave __read_mostly = 1;
|
2010-11-02 12:20:50 +03:00
|
|
|
module_param_named(powersave, i915_powersave, int, 0600);
|
2011-07-14 01:38:18 +04:00
|
|
|
MODULE_PARM_DESC(powersave,
|
|
|
|
"Enable powersavings, fbc, downclocking, etc. (default: true)");
|
2009-08-18 00:31:43 +04:00
|
|
|
|
2011-12-10 05:16:37 +04:00
|
|
|
int i915_semaphores __read_mostly = -1;
|
2011-03-04 21:48:03 +03:00
|
|
|
module_param_named(semaphores, i915_semaphores, int, 0600);
|
2011-07-14 01:38:18 +04:00
|
|
|
MODULE_PARM_DESC(semaphores,
|
2011-12-10 05:16:37 +04:00
|
|
|
"Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
|
2011-03-04 21:48:03 +03:00
|
|
|
|
2011-11-17 10:24:52 +04:00
|
|
|
int i915_enable_rc6 __read_mostly = -1;
|
2012-04-11 20:39:02 +04:00
|
|
|
module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
|
2011-07-14 01:38:18 +04:00
|
|
|
MODULE_PARM_DESC(i915_enable_rc6,
|
2012-03-23 18:57:18 +04:00
|
|
|
"Enable power-saving render C-state 6. "
|
|
|
|
"Different stages can be selected via bitmask values "
|
|
|
|
"(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
|
|
|
|
"For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
|
|
|
|
"default: -1 (use per-chip default)");
|
2011-02-09 19:15:32 +03:00
|
|
|
|
2011-11-09 21:57:50 +04:00
|
|
|
int i915_enable_fbc __read_mostly = -1;
|
2011-05-06 02:24:21 +04:00
|
|
|
module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
|
2011-07-14 01:38:18 +04:00
|
|
|
MODULE_PARM_DESC(i915_enable_fbc,
|
|
|
|
"Enable frame buffer compression for power savings "
|
2011-09-20 08:34:19 +04:00
|
|
|
"(default: -1 (use per-chip default))");
|
2011-05-06 02:24:21 +04:00
|
|
|
|
2011-07-14 01:38:17 +04:00
|
|
|
unsigned int i915_lvds_downclock __read_mostly = 0;
|
2010-01-14 23:48:02 +03:00
|
|
|
module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
|
2011-07-14 01:38:18 +04:00
|
|
|
MODULE_PARM_DESC(lvds_downclock,
|
|
|
|
"Use panel (LVDS/eDP) downclocking for power savings "
|
|
|
|
"(default: false)");
|
2010-01-14 23:48:02 +03:00
|
|
|
|
2012-03-20 16:07:06 +04:00
|
|
|
int i915_lvds_channel_mode __read_mostly;
|
|
|
|
module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
|
|
|
|
MODULE_PARM_DESC(lvds_channel_mode,
|
|
|
|
"Specify LVDS channel mode "
|
|
|
|
"(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
|
|
|
|
|
2011-11-09 21:57:50 +04:00
|
|
|
int i915_panel_use_ssc __read_mostly = -1;
|
2011-01-12 20:04:08 +03:00
|
|
|
module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
|
2011-07-14 01:38:18 +04:00
|
|
|
MODULE_PARM_DESC(lvds_use_ssc,
|
|
|
|
"Use Spread Spectrum Clock with panels [LVDS/eDP] "
|
2011-09-27 03:09:45 +04:00
|
|
|
"(default: auto from VBT)");
|
2011-01-12 20:04:08 +03:00
|
|
|
|
2011-07-14 01:38:17 +04:00
|
|
|
int i915_vbt_sdvo_panel_type __read_mostly = -1;
|
2011-01-29 19:50:25 +03:00
|
|
|
module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
|
2011-07-14 01:38:18 +04:00
|
|
|
MODULE_PARM_DESC(vbt_sdvo_panel_type,
|
2012-03-01 09:44:35 +04:00
|
|
|
"Override/Ignore selection of SDVO panel mode in the VBT "
|
|
|
|
"(-2=ignore, -1=auto [default], index in VBT BIOS table)");
|
2011-01-29 19:50:25 +03:00
|
|
|
|
2011-07-14 01:38:17 +04:00
|
|
|
static bool i915_try_reset __read_mostly = true;
|
2010-12-23 16:33:15 +03:00
|
|
|
module_param_named(reset, i915_try_reset, bool, 0600);
|
2011-07-14 01:38:18 +04:00
|
|
|
MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
|
2010-12-23 16:33:15 +03:00
|
|
|
|
2011-07-14 01:38:17 +04:00
|
|
|
bool i915_enable_hangcheck __read_mostly = true;
|
2011-06-29 21:26:42 +04:00
|
|
|
module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
|
2011-07-14 01:38:18 +04:00
|
|
|
MODULE_PARM_DESC(enable_hangcheck,
|
|
|
|
"Periodically check GPU activity for detecting hangs. "
|
|
|
|
"WARNING: Disabling this can cause system wide hangs. "
|
|
|
|
"(default: true)");
|
2011-06-29 21:26:42 +04:00
|
|
|
|
2012-04-02 12:08:35 +04:00
|
|
|
int i915_enable_ppgtt __read_mostly = -1;
|
|
|
|
module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
|
2012-02-09 23:53:27 +04:00
|
|
|
MODULE_PARM_DESC(i915_enable_ppgtt,
|
|
|
|
"Enable PPGTT (default: true)");
|
|
|
|
|
2012-10-16 00:16:23 +04:00
|
|
|
unsigned int i915_preliminary_hw_support __read_mostly = 0;
|
|
|
|
module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
|
|
|
|
MODULE_PARM_DESC(preliminary_hw_support,
|
2013-02-18 20:47:42 +04:00
|
|
|
"Enable preliminary hardware support. (default: false)");
|
2012-10-16 00:16:23 +04:00
|
|
|
|
2009-01-05 00:55:33 +03:00
|
|
|
static struct drm_driver driver;
|
2010-02-23 09:05:24 +03:00
|
|
|
extern int intel_agp_enabled;
|
2009-01-05 00:55:33 +03:00
|
|
|
|
2009-12-16 23:16:16 +03:00
|
|
|
#define INTEL_VGA_DEVICE(id, info) { \
|
2011-10-11 12:59:05 +04:00
|
|
|
.class = PCI_BASE_CLASS_DISPLAY << 16, \
|
2011-01-20 16:09:12 +03:00
|
|
|
.class_mask = 0xff0000, \
|
2009-12-16 23:16:15 +03:00
|
|
|
.vendor = 0x8086, \
|
|
|
|
.device = id, \
|
|
|
|
.subvendor = PCI_ANY_ID, \
|
|
|
|
.subdevice = PCI_ANY_ID, \
|
2009-12-16 23:16:16 +03:00
|
|
|
.driver_data = (unsigned long) info }
|
|
|
|
|
2010-05-20 12:33:46 +04:00
|
|
|
static const struct intel_device_info intel_i830_info = {
|
2010-09-17 03:32:17 +04:00
|
|
|
.gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
|
2010-08-12 12:42:51 +04:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2009-12-16 23:16:16 +03:00
|
|
|
};
|
|
|
|
|
2010-05-20 12:33:46 +04:00
|
|
|
static const struct intel_device_info intel_845g_info = {
|
2010-09-17 03:32:17 +04:00
|
|
|
.gen = 2,
|
2010-08-12 12:42:51 +04:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2009-12-16 23:16:16 +03:00
|
|
|
};
|
|
|
|
|
2010-05-20 12:33:46 +04:00
|
|
|
static const struct intel_device_info intel_i85x_info = {
|
2010-09-17 03:32:17 +04:00
|
|
|
.gen = 2, .is_i85x = 1, .is_mobile = 1,
|
2010-04-15 22:03:30 +04:00
|
|
|
.cursor_needs_physical = 1,
|
2010-08-12 12:42:51 +04:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2009-12-16 23:16:16 +03:00
|
|
|
};
|
|
|
|
|
2010-05-20 12:33:46 +04:00
|
|
|
static const struct intel_device_info intel_i865g_info = {
|
2010-09-17 03:32:17 +04:00
|
|
|
.gen = 2,
|
2010-08-12 12:42:51 +04:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2009-12-16 23:16:16 +03:00
|
|
|
};
|
|
|
|
|
2010-05-20 12:33:46 +04:00
|
|
|
static const struct intel_device_info intel_i915g_info = {
|
2010-09-17 03:32:17 +04:00
|
|
|
.gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
|
2010-08-12 12:42:51 +04:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2009-12-16 23:16:16 +03:00
|
|
|
};
|
2010-05-20 12:33:46 +04:00
|
|
|
static const struct intel_device_info intel_i915gm_info = {
|
2010-09-17 03:32:17 +04:00
|
|
|
.gen = 3, .is_mobile = 1,
|
2009-12-16 23:16:17 +03:00
|
|
|
.cursor_needs_physical = 1,
|
2010-08-12 12:42:51 +04:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2010-09-17 03:32:17 +04:00
|
|
|
.supports_tv = 1,
|
2009-12-16 23:16:16 +03:00
|
|
|
};
|
2010-05-20 12:33:46 +04:00
|
|
|
static const struct intel_device_info intel_i945g_info = {
|
2010-09-17 03:32:17 +04:00
|
|
|
.gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
|
2010-08-12 12:42:51 +04:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2009-12-16 23:16:16 +03:00
|
|
|
};
|
2010-05-20 12:33:46 +04:00
|
|
|
static const struct intel_device_info intel_i945gm_info = {
|
2010-09-17 03:32:17 +04:00
|
|
|
.gen = 3, .is_i945gm = 1, .is_mobile = 1,
|
2009-12-16 23:16:17 +03:00
|
|
|
.has_hotplug = 1, .cursor_needs_physical = 1,
|
2010-08-12 12:42:51 +04:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2010-09-17 03:32:17 +04:00
|
|
|
.supports_tv = 1,
|
2009-12-16 23:16:16 +03:00
|
|
|
};
|
|
|
|
|
2010-05-20 12:33:46 +04:00
|
|
|
static const struct intel_device_info intel_i965g_info = {
|
2010-09-17 03:32:17 +04:00
|
|
|
.gen = 4, .is_broadwater = 1,
|
2010-08-11 12:59:24 +04:00
|
|
|
.has_hotplug = 1,
|
2010-08-12 12:42:51 +04:00
|
|
|
.has_overlay = 1,
|
2009-12-16 23:16:16 +03:00
|
|
|
};
|
|
|
|
|
2010-05-20 12:33:46 +04:00
|
|
|
static const struct intel_device_info intel_i965gm_info = {
|
2010-09-17 03:32:17 +04:00
|
|
|
.gen = 4, .is_crestline = 1,
|
2010-12-05 19:49:51 +03:00
|
|
|
.is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
|
2010-08-12 12:42:51 +04:00
|
|
|
.has_overlay = 1,
|
2010-09-17 03:32:17 +04:00
|
|
|
.supports_tv = 1,
|
2009-12-16 23:16:16 +03:00
|
|
|
};
|
|
|
|
|
2010-05-20 12:33:46 +04:00
|
|
|
static const struct intel_device_info intel_g33_info = {
|
2010-09-17 03:32:17 +04:00
|
|
|
.gen = 3, .is_g33 = 1,
|
2010-08-11 12:59:24 +04:00
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
2010-08-12 12:42:51 +04:00
|
|
|
.has_overlay = 1,
|
2009-12-16 23:16:16 +03:00
|
|
|
};
|
|
|
|
|
2010-05-20 12:33:46 +04:00
|
|
|
static const struct intel_device_info intel_g45_info = {
|
2010-09-17 03:32:17 +04:00
|
|
|
.gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
|
2010-08-11 12:59:24 +04:00
|
|
|
.has_pipe_cxsr = 1, .has_hotplug = 1,
|
2010-09-16 06:43:10 +04:00
|
|
|
.has_bsd_ring = 1,
|
2009-12-16 23:16:16 +03:00
|
|
|
};
|
|
|
|
|
2010-05-20 12:33:46 +04:00
|
|
|
static const struct intel_device_info intel_gm45_info = {
|
2010-09-17 03:32:17 +04:00
|
|
|
.gen = 4, .is_g4x = 1,
|
2010-12-05 19:49:51 +03:00
|
|
|
.is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
|
2010-08-11 12:59:24 +04:00
|
|
|
.has_pipe_cxsr = 1, .has_hotplug = 1,
|
2010-09-17 03:32:17 +04:00
|
|
|
.supports_tv = 1,
|
2010-09-16 06:43:10 +04:00
|
|
|
.has_bsd_ring = 1,
|
2009-12-16 23:16:16 +03:00
|
|
|
};
|
|
|
|
|
2010-05-20 12:33:46 +04:00
|
|
|
static const struct intel_device_info intel_pineview_info = {
|
2010-09-17 03:32:17 +04:00
|
|
|
.gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
|
2010-08-11 12:59:24 +04:00
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
2010-08-12 12:42:51 +04:00
|
|
|
.has_overlay = 1,
|
2009-12-16 23:16:16 +03:00
|
|
|
};
|
|
|
|
|
2010-05-20 12:33:46 +04:00
|
|
|
static const struct intel_device_info intel_ironlake_d_info = {
|
2010-10-21 17:57:17 +04:00
|
|
|
.gen = 5,
|
2012-01-05 15:34:29 +04:00
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
2010-09-16 06:43:10 +04:00
|
|
|
.has_bsd_ring = 1,
|
2009-12-16 23:16:16 +03:00
|
|
|
};
|
|
|
|
|
2010-05-20 12:33:46 +04:00
|
|
|
static const struct intel_device_info intel_ironlake_m_info = {
|
2010-10-21 17:57:17 +04:00
|
|
|
.gen = 5, .is_mobile = 1,
|
2010-12-05 19:49:51 +03:00
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
2011-05-06 02:24:21 +04:00
|
|
|
.has_fbc = 1,
|
2010-09-16 06:43:10 +04:00
|
|
|
.has_bsd_ring = 1,
|
2009-12-16 23:16:16 +03:00
|
|
|
};
|
|
|
|
|
2010-05-20 12:33:46 +04:00
|
|
|
static const struct intel_device_info intel_sandybridge_d_info = {
|
2010-09-17 03:32:17 +04:00
|
|
|
.gen = 6,
|
2010-08-11 12:59:24 +04:00
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
2010-09-19 17:40:43 +04:00
|
|
|
.has_bsd_ring = 1,
|
2010-10-19 14:19:32 +04:00
|
|
|
.has_blt_ring = 1,
|
2012-01-17 20:43:53 +04:00
|
|
|
.has_llc = 1,
|
2012-06-04 13:18:15 +04:00
|
|
|
.has_force_wake = 1,
|
2009-11-02 23:08:22 +03:00
|
|
|
};
|
|
|
|
|
2010-05-20 12:33:46 +04:00
|
|
|
static const struct intel_device_info intel_sandybridge_m_info = {
|
2010-09-17 03:32:17 +04:00
|
|
|
.gen = 6, .is_mobile = 1,
|
2010-08-11 12:59:24 +04:00
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
2010-12-15 10:42:32 +03:00
|
|
|
.has_fbc = 1,
|
2010-09-19 17:40:43 +04:00
|
|
|
.has_bsd_ring = 1,
|
2010-10-19 14:19:32 +04:00
|
|
|
.has_blt_ring = 1,
|
2012-01-17 20:43:53 +04:00
|
|
|
.has_llc = 1,
|
2012-06-04 13:18:15 +04:00
|
|
|
.has_force_wake = 1,
|
2010-01-08 02:08:18 +03:00
|
|
|
};
|
|
|
|
|
2011-04-29 01:32:07 +04:00
|
|
|
static const struct intel_device_info intel_ivybridge_d_info = {
|
|
|
|
.is_ivybridge = 1, .gen = 7,
|
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
|
|
|
.has_bsd_ring = 1,
|
|
|
|
.has_blt_ring = 1,
|
2012-01-17 20:43:53 +04:00
|
|
|
.has_llc = 1,
|
2012-06-04 13:18:15 +04:00
|
|
|
.has_force_wake = 1,
|
2011-04-29 01:32:07 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_ivybridge_m_info = {
|
|
|
|
.is_ivybridge = 1, .gen = 7, .is_mobile = 1,
|
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
|
|
|
.has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
|
|
|
|
.has_bsd_ring = 1,
|
|
|
|
.has_blt_ring = 1,
|
2012-01-17 20:43:53 +04:00
|
|
|
.has_llc = 1,
|
2012-06-04 13:18:15 +04:00
|
|
|
.has_force_wake = 1,
|
2011-04-29 01:32:07 +04:00
|
|
|
};
|
|
|
|
|
2012-03-29 00:39:21 +04:00
|
|
|
static const struct intel_device_info intel_valleyview_m_info = {
|
|
|
|
.gen = 7, .is_mobile = 1,
|
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
|
|
|
.has_fbc = 0,
|
|
|
|
.has_bsd_ring = 1,
|
|
|
|
.has_blt_ring = 1,
|
|
|
|
.is_valleyview = 1,
|
2013-01-24 17:29:56 +04:00
|
|
|
.display_mmio_offset = VLV_DISPLAY_BASE,
|
2013-03-02 01:14:13 +04:00
|
|
|
.has_force_wake = 1,
|
2012-03-29 00:39:21 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_valleyview_d_info = {
|
|
|
|
.gen = 7,
|
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
|
|
|
.has_fbc = 0,
|
|
|
|
.has_bsd_ring = 1,
|
|
|
|
.has_blt_ring = 1,
|
|
|
|
.is_valleyview = 1,
|
2013-01-24 17:29:56 +04:00
|
|
|
.display_mmio_offset = VLV_DISPLAY_BASE,
|
2013-03-02 01:14:13 +04:00
|
|
|
.has_force_wake = 1,
|
2012-03-29 00:39:21 +04:00
|
|
|
};
|
|
|
|
|
2012-03-29 19:32:18 +04:00
|
|
|
static const struct intel_device_info intel_haswell_d_info = {
|
|
|
|
.is_haswell = 1, .gen = 7,
|
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
|
|
|
.has_bsd_ring = 1,
|
|
|
|
.has_blt_ring = 1,
|
|
|
|
.has_llc = 1,
|
2012-06-04 13:18:15 +04:00
|
|
|
.has_force_wake = 1,
|
2012-03-29 19:32:18 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_haswell_m_info = {
|
|
|
|
.is_haswell = 1, .gen = 7, .is_mobile = 1,
|
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
|
|
|
.has_bsd_ring = 1,
|
|
|
|
.has_blt_ring = 1,
|
|
|
|
.has_llc = 1,
|
2012-06-04 13:18:15 +04:00
|
|
|
.has_force_wake = 1,
|
2011-04-29 01:32:07 +04:00
|
|
|
};
|
|
|
|
|
2010-07-05 21:01:47 +04:00
|
|
|
static const struct pci_device_id pciidlist[] = { /* aka */
|
|
|
|
INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
|
|
|
|
INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
|
|
|
|
INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
|
2010-04-15 22:03:30 +04:00
|
|
|
INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
|
2010-07-05 21:01:47 +04:00
|
|
|
INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
|
|
|
|
INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
|
|
|
|
INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
|
|
|
|
INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
|
|
|
|
INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
|
|
|
|
INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
|
|
|
|
INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
|
|
|
|
INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
|
|
|
|
INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
|
|
|
|
INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
|
|
|
|
INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
|
|
|
|
INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
|
|
|
|
INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
|
|
|
|
INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
|
|
|
|
INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
|
|
|
|
INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
|
|
|
|
INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
|
|
|
|
INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
|
|
|
|
INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
|
|
|
|
INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
|
|
|
|
INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
|
|
|
|
INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
|
2010-09-17 11:22:30 +04:00
|
|
|
INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
|
2009-12-16 23:16:16 +03:00
|
|
|
INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
|
|
|
|
INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
|
|
|
|
INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
|
|
|
|
INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
|
2009-11-02 23:08:22 +03:00
|
|
|
INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
|
2010-09-07 09:45:32 +04:00
|
|
|
INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
|
|
|
|
INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
|
2010-01-08 02:08:18 +03:00
|
|
|
INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
|
2010-09-07 09:45:32 +04:00
|
|
|
INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
|
2010-08-19 05:46:16 +04:00
|
|
|
INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
|
2010-09-07 09:45:32 +04:00
|
|
|
INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
|
2011-04-29 01:32:07 +04:00
|
|
|
INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
|
|
|
|
INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
|
|
|
|
INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
|
|
|
|
INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
|
|
|
|
INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
|
2012-03-30 03:55:48 +04:00
|
|
|
INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
|
2012-05-09 22:37:32 +04:00
|
|
|
INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
|
|
|
|
INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
|
2012-08-07 01:45:01 +04:00
|
|
|
INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
|
2012-05-09 22:37:32 +04:00
|
|
|
INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
|
|
|
|
INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
|
2012-08-07 01:45:01 +04:00
|
|
|
INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
|
2012-05-09 22:37:32 +04:00
|
|
|
INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
|
|
|
|
INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
|
2012-08-07 01:45:01 +04:00
|
|
|
INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
|
|
|
|
INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
|
|
|
|
INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
|
|
|
|
INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
|
|
|
|
INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
|
|
|
|
INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
|
|
|
|
INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
|
|
|
|
INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
|
|
|
|
INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
|
|
|
|
INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
|
|
|
|
INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
|
|
|
|
INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
|
|
|
|
INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
|
|
|
|
INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
|
|
|
|
INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
|
|
|
|
INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
|
|
|
|
INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
|
|
|
|
INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
|
|
|
|
INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
|
2013-03-02 05:00:50 +04:00
|
|
|
INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
|
|
|
|
INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
|
2012-08-07 01:45:01 +04:00
|
|
|
INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
|
2013-03-02 05:00:50 +04:00
|
|
|
INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
|
|
|
|
INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
|
2012-08-07 01:45:01 +04:00
|
|
|
INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
|
2013-03-02 05:00:50 +04:00
|
|
|
INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
|
|
|
|
INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
|
2012-08-07 01:45:01 +04:00
|
|
|
INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
|
2012-06-20 21:53:13 +04:00
|
|
|
INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
|
|
|
|
INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
|
|
|
|
INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
|
2009-12-16 23:16:15 +03:00
|
|
|
{0, 0, 0}
|
2005-04-17 02:20:36 +04:00
|
|
|
};
|
|
|
|
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
#if defined(CONFIG_DRM_I915_KMS)
|
|
|
|
MODULE_DEVICE_TABLE(pci, pciidlist);
|
|
|
|
#endif
|
|
|
|
|
2011-08-16 23:34:10 +04:00
|
|
|
void intel_detect_pch(struct drm_device *dev)
|
2010-04-07 12:15:53 +04:00
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
struct pci_dev *pch;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The reason to probe ISA bridge instead of Dev31:Fun0 is to
|
|
|
|
* make graphics device passthrough work easy for VMM, that only
|
|
|
|
* need to expose ISA bridge to let driver know the real hardware
|
|
|
|
* underneath. This is a requirement from virtualization team.
|
|
|
|
*/
|
|
|
|
pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
|
|
|
|
if (pch) {
|
|
|
|
if (pch->vendor == PCI_VENDOR_ID_INTEL) {
|
2012-11-20 21:12:07 +04:00
|
|
|
unsigned short id;
|
2010-04-07 12:15:53 +04:00
|
|
|
id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
|
2012-11-20 21:12:07 +04:00
|
|
|
dev_priv->pch_id = id;
|
2010-04-07 12:15:53 +04:00
|
|
|
|
2011-04-29 01:48:02 +04:00
|
|
|
if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
|
|
|
|
dev_priv->pch_type = PCH_IBX;
|
2012-04-20 20:11:53 +04:00
|
|
|
dev_priv->num_pch_pll = 2;
|
2011-04-29 01:48:02 +04:00
|
|
|
DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
|
2012-11-01 01:52:27 +04:00
|
|
|
WARN_ON(!IS_GEN5(dev));
|
2011-04-29 01:48:02 +04:00
|
|
|
} else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
|
2010-04-07 12:15:53 +04:00
|
|
|
dev_priv->pch_type = PCH_CPT;
|
2012-04-20 20:11:53 +04:00
|
|
|
dev_priv->num_pch_pll = 2;
|
2010-04-07 12:15:53 +04:00
|
|
|
DRM_DEBUG_KMS("Found CougarPoint PCH\n");
|
2012-11-01 01:52:27 +04:00
|
|
|
WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
|
2011-04-07 23:33:56 +04:00
|
|
|
} else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
|
|
|
|
/* PantherPoint is CPT compatible */
|
|
|
|
dev_priv->pch_type = PCH_CPT;
|
2012-04-20 20:11:53 +04:00
|
|
|
dev_priv->num_pch_pll = 2;
|
2011-04-07 23:33:56 +04:00
|
|
|
DRM_DEBUG_KMS("Found PatherPoint PCH\n");
|
2012-11-01 01:52:27 +04:00
|
|
|
WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
|
2012-03-29 19:32:20 +04:00
|
|
|
} else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
|
|
|
|
dev_priv->pch_type = PCH_LPT;
|
2012-04-20 20:11:53 +04:00
|
|
|
dev_priv->num_pch_pll = 0;
|
2012-03-29 19:32:20 +04:00
|
|
|
DRM_DEBUG_KMS("Found LynxPoint PCH\n");
|
2012-11-01 01:52:27 +04:00
|
|
|
WARN_ON(!IS_HASWELL(dev));
|
2012-11-13 00:54:13 +04:00
|
|
|
} else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
|
|
|
|
dev_priv->pch_type = PCH_LPT;
|
|
|
|
dev_priv->num_pch_pll = 0;
|
|
|
|
DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
|
|
|
|
WARN_ON(!IS_HASWELL(dev));
|
2010-04-07 12:15:53 +04:00
|
|
|
}
|
2012-04-20 20:11:53 +04:00
|
|
|
BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
|
2010-04-07 12:15:53 +04:00
|
|
|
}
|
|
|
|
pci_dev_put(pch);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-04-06 01:47:36 +04:00
|
|
|
bool i915_semaphore_is_enabled(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
if (INTEL_INFO(dev)->gen < 6)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
if (i915_semaphores >= 0)
|
|
|
|
return i915_semaphores;
|
|
|
|
|
2012-04-02 22:48:43 +04:00
|
|
|
#ifdef CONFIG_INTEL_IOMMU
|
2012-04-06 01:47:36 +04:00
|
|
|
/* Enable semaphores on SNB when IO remapping is off */
|
2012-04-02 22:48:43 +04:00
|
|
|
if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
|
|
|
|
return false;
|
|
|
|
#endif
|
2012-04-06 01:47:36 +04:00
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2010-02-07 23:48:24 +03:00
|
|
|
static int i915_drm_freeze(struct drm_device *dev)
|
2007-11-22 07:14:14 +03:00
|
|
|
{
|
2010-02-19 01:06:27 +03:00
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
|
i915: ignore lid open event when resuming
i915 driver needs to do modeset when
1. system resumes from sleep
2. lid is opened
In PM_SUSPEND_MEM state, all the GPEs are cleared when system resumes,
thus it is the i915_resume code does the modeset rather than intel_lid_notify().
But in PM_SUSPEND_FREEZE state, this will be broken because
system is still responsive to the lid events.
1. When we close the lid in Freeze state, intel_lid_notify() sets modeset_on_lid.
2. When we reopen the lid, intel_lid_notify() will do a modeset,
before the system is resumed.
here is the error log,
[92146.548074] WARNING: at drivers/gpu/drm/i915/intel_display.c:1028 intel_wait_for_pipe_off+0x184/0x190 [i915]()
[92146.548076] Hardware name: VGN-Z540N
[92146.548078] pipe_off wait timed out
[92146.548167] Modules linked in: hid_generic usbhid hid snd_hda_codec_realtek snd_hda_intel snd_hda_codec parport_pc snd_hwdep ppdev snd_pcm_oss i915 snd_mixer_oss snd_pcm arc4 iwldvm snd_seq_dummy mac80211 snd_seq_oss snd_seq_midi fbcon tileblit font bitblit softcursor drm_kms_helper snd_rawmidi snd_seq_midi_event coretemp drm snd_seq kvm btusb bluetooth snd_timer iwlwifi pcmcia tpm_infineon i2c_algo_bit joydev snd_seq_device intel_agp cfg80211 snd intel_gtt yenta_socket pcmcia_rsrc sony_laptop agpgart microcode psmouse tpm_tis serio_raw mxm_wmi soundcore snd_page_alloc tpm acpi_cpufreq lpc_ich pcmcia_core tpm_bios mperf processor lp parport firewire_ohci firewire_core crc_itu_t sdhci_pci sdhci thermal e1000e
[92146.548173] Pid: 4304, comm: kworker/0:0 Tainted: G W 3.8.0-rc3-s0i3-v3-test+ #9
[92146.548175] Call Trace:
[92146.548189] [<c10378e2>] warn_slowpath_common+0x72/0xa0
[92146.548227] [<f86398b4>] ? intel_wait_for_pipe_off+0x184/0x190 [i915]
[92146.548263] [<f86398b4>] ? intel_wait_for_pipe_off+0x184/0x190 [i915]
[92146.548270] [<c10379b3>] warn_slowpath_fmt+0x33/0x40
[92146.548307] [<f86398b4>] intel_wait_for_pipe_off+0x184/0x190 [i915]
[92146.548344] [<f86399c2>] intel_disable_pipe+0x102/0x190 [i915]
[92146.548380] [<f8639ea4>] ? intel_disable_plane+0x64/0x80 [i915]
[92146.548417] [<f8639f7c>] i9xx_crtc_disable+0xbc/0x150 [i915]
[92146.548456] [<f863ebee>] intel_crtc_update_dpms+0x5e/0x90 [i915]
[92146.548493] [<f86437cf>] intel_modeset_setup_hw_state+0x42f/0x8f0 [i915]
[92146.548535] [<f8645b0b>] intel_lid_notify+0x9b/0xc0 [i915]
[92146.548543] [<c15610d3>] notifier_call_chain+0x43/0x60
[92146.548550] [<c105d1e1>] __blocking_notifier_call_chain+0x41/0x80
[92146.548556] [<c105d23f>] blocking_notifier_call_chain+0x1f/0x30
[92146.548563] [<c131a684>] acpi_lid_send_state+0x78/0xa4
[92146.548569] [<c131aa9e>] acpi_button_notify+0x3b/0xf1
[92146.548577] [<c12df56a>] ? acpi_os_execute+0x17/0x19
[92146.548582] [<c12e591a>] ? acpi_ec_sync_query+0xa5/0xbc
[92146.548589] [<c12e2b82>] acpi_device_notify+0x16/0x18
[92146.548595] [<c12f4904>] acpi_ev_notify_dispatch+0x38/0x4f
[92146.548600] [<c12df0e8>] acpi_os_execute_deferred+0x20/0x2b
[92146.548607] [<c1051208>] process_one_work+0x128/0x3f0
[92146.548613] [<c1564f73>] ? common_interrupt+0x33/0x38
[92146.548618] [<c104f8c0>] ? wake_up_worker+0x30/0x30
[92146.548624] [<c12df0c8>] ? acpi_os_wait_events_complete+0x1e/0x1e
[92146.548629] [<c10524f9>] worker_thread+0x119/0x3b0
[92146.548634] [<c10523e0>] ? manage_workers+0x240/0x240
[92146.548640] [<c1056e84>] kthread+0x94/0xa0
[92146.548647] [<c1060000>] ? ftrace_raw_output_sched_stat_runtime+0x70/0xf0
[92146.548652] [<c15649b7>] ret_from_kernel_thread+0x1b/0x28
[92146.548658] [<c1056df0>] ? kthread_create_on_node+0xc0/0xc0
three different modeset flags are introduced in this patch
MODESET_ON_LID_OPEN: do modeset on next lid open event
MODESET_DONE: modeset already done
MODESET_SUSPENDED: suspended, only do modeset when system is resumed
In this way,
1. when lid is closed, MODESET_ON_LID_OPEN is set so that
we'll do modeset on next lid open event.
2. when lid is opened, MODESET_DONE is set
so that duplicate lid open events will be ignored.
3. when system suspends, MODESET_SUSPENDED is set.
In this case, we will not do modeset on any lid events.
Plus, locking mechanism is also introduced to avoid racing.
Signed-off-by: Zhang Rui <rui.zhang@intel.com>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2013-02-05 11:41:53 +04:00
|
|
|
/* ignore lid events during suspend */
|
|
|
|
mutex_lock(&dev_priv->modeset_restore_lock);
|
|
|
|
dev_priv->modeset_restore = MODESET_SUSPENDED;
|
|
|
|
mutex_unlock(&dev_priv->modeset_restore_lock);
|
|
|
|
|
2013-01-25 22:59:15 +04:00
|
|
|
intel_set_power_well(dev, true);
|
|
|
|
|
2010-12-07 02:20:40 +03:00
|
|
|
drm_kms_helper_poll_disable(dev);
|
|
|
|
|
2007-11-22 07:14:14 +03:00
|
|
|
pci_save_state(dev->pdev);
|
|
|
|
|
2009-02-18 02:13:31 +03:00
|
|
|
/* If KMS is active, we do the leavevt stuff here */
|
2009-02-24 02:41:09 +03:00
|
|
|
if (drm_core_check_feature(dev, DRIVER_MODESET)) {
|
2010-02-07 23:48:24 +03:00
|
|
|
int error = i915_gem_idle(dev);
|
|
|
|
if (error) {
|
2009-02-24 02:41:09 +03:00
|
|
|
dev_err(&dev->pdev->dev,
|
2010-02-07 23:48:24 +03:00
|
|
|
"GEM idle failed, resume might fail\n");
|
|
|
|
return error;
|
|
|
|
}
|
2012-07-26 21:21:47 +04:00
|
|
|
|
2012-11-02 22:14:00 +04:00
|
|
|
cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
|
|
|
|
|
2012-07-26 21:21:47 +04:00
|
|
|
intel_modeset_disable(dev);
|
|
|
|
|
2009-02-24 02:41:09 +03:00
|
|
|
drm_irq_uninstall(dev);
|
2013-03-05 12:50:58 +04:00
|
|
|
dev_priv->enable_hotplug_processing = false;
|
2009-02-18 02:13:31 +03:00
|
|
|
}
|
|
|
|
|
2009-06-23 05:05:12 +04:00
|
|
|
i915_save_state(dev);
|
|
|
|
|
2010-08-19 19:09:23 +04:00
|
|
|
intel_opregion_fini(dev);
|
2008-08-05 22:37:25 +04:00
|
|
|
|
2012-03-28 13:48:49 +04:00
|
|
|
console_lock();
|
|
|
|
intel_fbdev_set_suspend(dev, 1);
|
|
|
|
console_unlock();
|
|
|
|
|
2010-02-19 01:06:27 +03:00
|
|
|
return 0;
|
2010-02-07 23:48:24 +03:00
|
|
|
}
|
|
|
|
|
2010-02-01 08:38:10 +03:00
|
|
|
int i915_suspend(struct drm_device *dev, pm_message_t state)
|
2010-02-07 23:48:24 +03:00
|
|
|
{
|
|
|
|
int error;
|
|
|
|
|
|
|
|
if (!dev || !dev->dev_private) {
|
|
|
|
DRM_ERROR("dev: %p\n", dev);
|
|
|
|
DRM_ERROR("DRM not initialized, aborting suspend.\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (state.event == PM_EVENT_PRETHAW)
|
|
|
|
return 0;
|
|
|
|
|
2010-12-07 02:20:40 +03:00
|
|
|
|
|
|
|
if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
|
|
|
|
return 0;
|
2010-09-08 12:45:11 +04:00
|
|
|
|
2010-02-07 23:48:24 +03:00
|
|
|
error = i915_drm_freeze(dev);
|
|
|
|
if (error)
|
|
|
|
return error;
|
|
|
|
|
2008-02-20 03:02:20 +03:00
|
|
|
if (state.event == PM_EVENT_SUSPEND) {
|
|
|
|
/* Shut down the device */
|
|
|
|
pci_disable_device(dev->pdev);
|
|
|
|
pci_set_power_state(dev->pdev, PCI_D3hot);
|
|
|
|
}
|
2007-11-22 07:14:14 +03:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-11-02 22:13:59 +04:00
|
|
|
void intel_console_resume(struct work_struct *work)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv =
|
|
|
|
container_of(work, struct drm_i915_private,
|
|
|
|
console_resume_work);
|
|
|
|
struct drm_device *dev = dev_priv->dev;
|
|
|
|
|
|
|
|
console_lock();
|
|
|
|
intel_fbdev_set_suspend(dev, 0);
|
|
|
|
console_unlock();
|
|
|
|
}
|
|
|
|
|
2012-11-02 22:14:02 +04:00
|
|
|
static int __i915_drm_thaw(struct drm_device *dev)
|
2007-11-22 07:14:14 +03:00
|
|
|
{
|
2009-02-18 02:13:31 +03:00
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
2010-02-07 23:48:24 +03:00
|
|
|
int error = 0;
|
2008-08-05 22:37:25 +04:00
|
|
|
|
2010-02-19 01:06:27 +03:00
|
|
|
i915_restore_state(dev);
|
2010-08-19 19:09:23 +04:00
|
|
|
intel_opregion_setup(dev);
|
2010-02-19 01:06:27 +03:00
|
|
|
|
2009-02-18 02:13:31 +03:00
|
|
|
/* KMS EnterVT equivalent */
|
|
|
|
if (drm_core_check_feature(dev, DRIVER_MODESET)) {
|
2012-12-01 18:04:25 +04:00
|
|
|
intel_init_pch_refclk(dev);
|
2012-05-09 14:56:28 +04:00
|
|
|
|
2009-02-18 02:13:31 +03:00
|
|
|
mutex_lock(&dev->struct_mutex);
|
|
|
|
dev_priv->mm.suspended = 0;
|
|
|
|
|
2012-02-02 12:58:12 +04:00
|
|
|
error = i915_gem_init_hw(dev);
|
2009-02-18 02:13:31 +03:00
|
|
|
mutex_unlock(&dev->struct_mutex);
|
2009-02-24 02:41:09 +03:00
|
|
|
|
2013-03-05 12:50:58 +04:00
|
|
|
/* We need working interrupts for modeset enabling ... */
|
|
|
|
drm_irq_install(dev);
|
|
|
|
|
2012-05-09 14:56:28 +04:00
|
|
|
intel_modeset_init_hw(dev);
|
2012-11-23 21:16:34 +04:00
|
|
|
intel_modeset_setup_hw_state(dev, false);
|
2013-03-05 12:50:58 +04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* ... but also need to make sure that hotplug processing
|
|
|
|
* doesn't cause havoc. Like in the driver load code we don't
|
|
|
|
* bother with the tiny race here where we might loose hotplug
|
|
|
|
* notifications.
|
|
|
|
* */
|
2012-12-11 17:05:07 +04:00
|
|
|
intel_hpd_init(dev);
|
2013-03-05 12:50:58 +04:00
|
|
|
dev_priv->enable_hotplug_processing = true;
|
2011-01-05 23:01:26 +03:00
|
|
|
}
|
2011-01-05 23:01:25 +03:00
|
|
|
|
2010-08-19 19:09:23 +04:00
|
|
|
intel_opregion_init(dev);
|
|
|
|
|
2012-11-02 22:13:59 +04:00
|
|
|
/*
|
|
|
|
* The console lock can be pretty contented on resume due
|
|
|
|
* to all the printk activity. Try to keep it out of the hot
|
|
|
|
* path of resume if possible.
|
|
|
|
*/
|
|
|
|
if (console_trylock()) {
|
|
|
|
intel_fbdev_set_suspend(dev, 0);
|
|
|
|
console_unlock();
|
|
|
|
} else {
|
|
|
|
schedule_work(&dev_priv->console_resume_work);
|
|
|
|
}
|
|
|
|
|
i915: ignore lid open event when resuming
i915 driver needs to do modeset when
1. system resumes from sleep
2. lid is opened
In PM_SUSPEND_MEM state, all the GPEs are cleared when system resumes,
thus it is the i915_resume code does the modeset rather than intel_lid_notify().
But in PM_SUSPEND_FREEZE state, this will be broken because
system is still responsive to the lid events.
1. When we close the lid in Freeze state, intel_lid_notify() sets modeset_on_lid.
2. When we reopen the lid, intel_lid_notify() will do a modeset,
before the system is resumed.
here is the error log,
[92146.548074] WARNING: at drivers/gpu/drm/i915/intel_display.c:1028 intel_wait_for_pipe_off+0x184/0x190 [i915]()
[92146.548076] Hardware name: VGN-Z540N
[92146.548078] pipe_off wait timed out
[92146.548167] Modules linked in: hid_generic usbhid hid snd_hda_codec_realtek snd_hda_intel snd_hda_codec parport_pc snd_hwdep ppdev snd_pcm_oss i915 snd_mixer_oss snd_pcm arc4 iwldvm snd_seq_dummy mac80211 snd_seq_oss snd_seq_midi fbcon tileblit font bitblit softcursor drm_kms_helper snd_rawmidi snd_seq_midi_event coretemp drm snd_seq kvm btusb bluetooth snd_timer iwlwifi pcmcia tpm_infineon i2c_algo_bit joydev snd_seq_device intel_agp cfg80211 snd intel_gtt yenta_socket pcmcia_rsrc sony_laptop agpgart microcode psmouse tpm_tis serio_raw mxm_wmi soundcore snd_page_alloc tpm acpi_cpufreq lpc_ich pcmcia_core tpm_bios mperf processor lp parport firewire_ohci firewire_core crc_itu_t sdhci_pci sdhci thermal e1000e
[92146.548173] Pid: 4304, comm: kworker/0:0 Tainted: G W 3.8.0-rc3-s0i3-v3-test+ #9
[92146.548175] Call Trace:
[92146.548189] [<c10378e2>] warn_slowpath_common+0x72/0xa0
[92146.548227] [<f86398b4>] ? intel_wait_for_pipe_off+0x184/0x190 [i915]
[92146.548263] [<f86398b4>] ? intel_wait_for_pipe_off+0x184/0x190 [i915]
[92146.548270] [<c10379b3>] warn_slowpath_fmt+0x33/0x40
[92146.548307] [<f86398b4>] intel_wait_for_pipe_off+0x184/0x190 [i915]
[92146.548344] [<f86399c2>] intel_disable_pipe+0x102/0x190 [i915]
[92146.548380] [<f8639ea4>] ? intel_disable_plane+0x64/0x80 [i915]
[92146.548417] [<f8639f7c>] i9xx_crtc_disable+0xbc/0x150 [i915]
[92146.548456] [<f863ebee>] intel_crtc_update_dpms+0x5e/0x90 [i915]
[92146.548493] [<f86437cf>] intel_modeset_setup_hw_state+0x42f/0x8f0 [i915]
[92146.548535] [<f8645b0b>] intel_lid_notify+0x9b/0xc0 [i915]
[92146.548543] [<c15610d3>] notifier_call_chain+0x43/0x60
[92146.548550] [<c105d1e1>] __blocking_notifier_call_chain+0x41/0x80
[92146.548556] [<c105d23f>] blocking_notifier_call_chain+0x1f/0x30
[92146.548563] [<c131a684>] acpi_lid_send_state+0x78/0xa4
[92146.548569] [<c131aa9e>] acpi_button_notify+0x3b/0xf1
[92146.548577] [<c12df56a>] ? acpi_os_execute+0x17/0x19
[92146.548582] [<c12e591a>] ? acpi_ec_sync_query+0xa5/0xbc
[92146.548589] [<c12e2b82>] acpi_device_notify+0x16/0x18
[92146.548595] [<c12f4904>] acpi_ev_notify_dispatch+0x38/0x4f
[92146.548600] [<c12df0e8>] acpi_os_execute_deferred+0x20/0x2b
[92146.548607] [<c1051208>] process_one_work+0x128/0x3f0
[92146.548613] [<c1564f73>] ? common_interrupt+0x33/0x38
[92146.548618] [<c104f8c0>] ? wake_up_worker+0x30/0x30
[92146.548624] [<c12df0c8>] ? acpi_os_wait_events_complete+0x1e/0x1e
[92146.548629] [<c10524f9>] worker_thread+0x119/0x3b0
[92146.548634] [<c10523e0>] ? manage_workers+0x240/0x240
[92146.548640] [<c1056e84>] kthread+0x94/0xa0
[92146.548647] [<c1060000>] ? ftrace_raw_output_sched_stat_runtime+0x70/0xf0
[92146.548652] [<c15649b7>] ret_from_kernel_thread+0x1b/0x28
[92146.548658] [<c1056df0>] ? kthread_create_on_node+0xc0/0xc0
three different modeset flags are introduced in this patch
MODESET_ON_LID_OPEN: do modeset on next lid open event
MODESET_DONE: modeset already done
MODESET_SUSPENDED: suspended, only do modeset when system is resumed
In this way,
1. when lid is closed, MODESET_ON_LID_OPEN is set so that
we'll do modeset on next lid open event.
2. when lid is opened, MODESET_DONE is set
so that duplicate lid open events will be ignored.
3. when system suspends, MODESET_SUSPENDED is set.
In this case, we will not do modeset on any lid events.
Plus, locking mechanism is also introduced to avoid racing.
Signed-off-by: Zhang Rui <rui.zhang@intel.com>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2013-02-05 11:41:53 +04:00
|
|
|
mutex_lock(&dev_priv->modeset_restore_lock);
|
|
|
|
dev_priv->modeset_restore = MODESET_DONE;
|
|
|
|
mutex_unlock(&dev_priv->modeset_restore_lock);
|
2010-02-07 23:48:24 +03:00
|
|
|
return error;
|
|
|
|
}
|
|
|
|
|
2012-11-02 22:14:02 +04:00
|
|
|
static int i915_drm_thaw(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
int error = 0;
|
|
|
|
|
|
|
|
intel_gt_reset(dev);
|
|
|
|
|
|
|
|
if (drm_core_check_feature(dev, DRIVER_MODESET)) {
|
|
|
|
mutex_lock(&dev->struct_mutex);
|
|
|
|
i915_gem_restore_gtt_mappings(dev);
|
|
|
|
mutex_unlock(&dev->struct_mutex);
|
|
|
|
}
|
|
|
|
|
|
|
|
__i915_drm_thaw(dev);
|
|
|
|
|
2010-02-07 23:48:24 +03:00
|
|
|
return error;
|
|
|
|
}
|
|
|
|
|
2010-02-01 08:38:10 +03:00
|
|
|
int i915_resume(struct drm_device *dev)
|
2010-02-07 23:48:24 +03:00
|
|
|
{
|
2012-11-02 22:14:02 +04:00
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
2010-09-08 12:45:11 +04:00
|
|
|
int ret;
|
|
|
|
|
2010-12-07 02:20:40 +03:00
|
|
|
if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
|
|
|
|
return 0;
|
|
|
|
|
2010-02-07 23:48:24 +03:00
|
|
|
if (pci_enable_device(dev->pdev))
|
|
|
|
return -EIO;
|
|
|
|
|
|
|
|
pci_set_master(dev->pdev);
|
|
|
|
|
2012-11-02 22:14:02 +04:00
|
|
|
intel_gt_reset(dev);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Platforms with opregion should have sane BIOS, older ones (gen3 and
|
|
|
|
* earlier) need this since the BIOS might clear all our scratch PTEs.
|
|
|
|
*/
|
|
|
|
if (drm_core_check_feature(dev, DRIVER_MODESET) &&
|
|
|
|
!dev_priv->opregion.header) {
|
|
|
|
mutex_lock(&dev->struct_mutex);
|
|
|
|
i915_gem_restore_gtt_mappings(dev);
|
|
|
|
mutex_unlock(&dev->struct_mutex);
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = __i915_drm_thaw(dev);
|
2010-09-08 12:45:11 +04:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
drm_kms_helper_poll_enable(dev);
|
|
|
|
return 0;
|
2007-11-22 07:14:14 +03:00
|
|
|
}
|
|
|
|
|
2012-04-27 17:17:44 +04:00
|
|
|
static int i8xx_do_reset(struct drm_device *dev)
|
2010-10-01 15:05:06 +04:00
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
|
|
|
|
if (IS_I85X(dev))
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
|
|
|
|
POSTING_READ(D_STATE);
|
|
|
|
|
|
|
|
if (IS_I830(dev) || IS_845G(dev)) {
|
|
|
|
I915_WRITE(DEBUG_RESET_I830,
|
|
|
|
DEBUG_RESET_DISPLAY |
|
|
|
|
DEBUG_RESET_RENDER |
|
|
|
|
DEBUG_RESET_FULL);
|
|
|
|
POSTING_READ(DEBUG_RESET_I830);
|
|
|
|
msleep(1);
|
|
|
|
|
|
|
|
I915_WRITE(DEBUG_RESET_I830, 0);
|
|
|
|
POSTING_READ(DEBUG_RESET_I830);
|
|
|
|
}
|
|
|
|
|
|
|
|
msleep(1);
|
|
|
|
|
|
|
|
I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
|
|
|
|
POSTING_READ(D_STATE);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-09-11 12:19:14 +04:00
|
|
|
static int i965_reset_complete(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
u8 gdrst;
|
2010-09-11 12:24:50 +04:00
|
|
|
pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
|
2012-05-02 23:33:52 +04:00
|
|
|
return (gdrst & GRDOM_RESET_ENABLE) == 0;
|
2010-09-11 12:19:14 +04:00
|
|
|
}
|
|
|
|
|
2012-04-27 17:17:44 +04:00
|
|
|
static int i965_do_reset(struct drm_device *dev)
|
2010-09-11 14:17:19 +04:00
|
|
|
{
|
2012-04-27 17:17:45 +04:00
|
|
|
int ret;
|
2010-09-11 14:17:19 +04:00
|
|
|
u8 gdrst;
|
|
|
|
|
2010-10-01 17:57:56 +04:00
|
|
|
/*
|
|
|
|
* Set the domains we want to reset (GRDOM/bits 2 and 3) as
|
|
|
|
* well as the reset bit (GR/bit 0). Setting the GR bit
|
|
|
|
* triggers the reset; when done, the hardware will clear it.
|
|
|
|
*/
|
2010-09-11 14:17:19 +04:00
|
|
|
pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
|
2012-04-27 17:17:44 +04:00
|
|
|
pci_write_config_byte(dev->pdev, I965_GDRST,
|
2012-04-27 17:17:45 +04:00
|
|
|
gdrst | GRDOM_RENDER |
|
|
|
|
GRDOM_RESET_ENABLE);
|
|
|
|
ret = wait_for(i965_reset_complete(dev), 500);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
/* We can't reset render&media without also resetting display ... */
|
|
|
|
pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
|
|
|
|
pci_write_config_byte(dev->pdev, I965_GDRST,
|
|
|
|
gdrst | GRDOM_MEDIA |
|
|
|
|
GRDOM_RESET_ENABLE);
|
2010-09-11 14:17:19 +04:00
|
|
|
|
|
|
|
return wait_for(i965_reset_complete(dev), 500);
|
|
|
|
}
|
|
|
|
|
2012-04-27 17:17:44 +04:00
|
|
|
static int ironlake_do_reset(struct drm_device *dev)
|
2010-09-11 14:17:19 +04:00
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
2012-04-27 17:17:45 +04:00
|
|
|
u32 gdrst;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
|
|
|
|
I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
|
|
|
|
gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
|
|
|
|
ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
/* We can't reset render&media without also resetting display ... */
|
|
|
|
gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
|
2012-04-27 17:17:44 +04:00
|
|
|
I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
|
2012-04-27 17:17:45 +04:00
|
|
|
gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
|
2010-09-11 14:17:19 +04:00
|
|
|
return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
|
2007-11-22 07:14:14 +03:00
|
|
|
}
|
|
|
|
|
2012-04-27 17:17:44 +04:00
|
|
|
static int gen6_do_reset(struct drm_device *dev)
|
2010-11-18 04:31:14 +03:00
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
2012-01-06 23:34:04 +04:00
|
|
|
int ret;
|
|
|
|
unsigned long irqflags;
|
2010-11-18 04:31:14 +03:00
|
|
|
|
2012-01-06 23:44:11 +04:00
|
|
|
/* Hold gt_lock across reset to prevent any register access
|
|
|
|
* with forcewake not set correctly
|
|
|
|
*/
|
2012-01-06 23:34:04 +04:00
|
|
|
spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
|
2012-01-06 23:44:11 +04:00
|
|
|
|
|
|
|
/* Reset the chip */
|
|
|
|
|
|
|
|
/* GEN6_GDRST is not in the gt power well, no need to check
|
|
|
|
* for fifo space for the write or forcewake the chip for
|
|
|
|
* the read
|
|
|
|
*/
|
|
|
|
I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
|
|
|
|
|
|
|
|
/* Spin waiting for the device to ack the reset request */
|
|
|
|
ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
|
|
|
|
|
|
|
|
/* If reset with a user forcewake, try to restore, otherwise turn it off */
|
2012-01-06 23:34:04 +04:00
|
|
|
if (dev_priv->forcewake_count)
|
2012-07-02 18:51:02 +04:00
|
|
|
dev_priv->gt.force_wake_get(dev_priv);
|
2012-01-06 23:44:11 +04:00
|
|
|
else
|
2012-07-02 18:51:02 +04:00
|
|
|
dev_priv->gt.force_wake_put(dev_priv);
|
2012-01-06 23:44:11 +04:00
|
|
|
|
|
|
|
/* Restore fifo count */
|
|
|
|
dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
|
|
|
|
|
2012-01-06 23:34:04 +04:00
|
|
|
spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
|
|
|
|
return ret;
|
2010-11-18 04:31:14 +03:00
|
|
|
}
|
|
|
|
|
2012-06-05 01:42:56 +04:00
|
|
|
int intel_gpu_reset(struct drm_device *dev)
|
2012-04-27 17:17:42 +04:00
|
|
|
{
|
2012-04-27 17:17:43 +04:00
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
2012-04-27 17:17:42 +04:00
|
|
|
int ret = -ENODEV;
|
|
|
|
|
|
|
|
switch (INTEL_INFO(dev)->gen) {
|
|
|
|
case 7:
|
|
|
|
case 6:
|
2012-04-27 17:17:44 +04:00
|
|
|
ret = gen6_do_reset(dev);
|
2012-04-27 17:17:42 +04:00
|
|
|
break;
|
|
|
|
case 5:
|
2012-04-27 17:17:44 +04:00
|
|
|
ret = ironlake_do_reset(dev);
|
2012-04-27 17:17:42 +04:00
|
|
|
break;
|
|
|
|
case 4:
|
2012-04-27 17:17:44 +04:00
|
|
|
ret = i965_do_reset(dev);
|
2012-04-27 17:17:42 +04:00
|
|
|
break;
|
|
|
|
case 2:
|
2012-04-27 17:17:44 +04:00
|
|
|
ret = i8xx_do_reset(dev);
|
2012-04-27 17:17:42 +04:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2012-04-27 17:17:43 +04:00
|
|
|
/* Also reset the gpu hangman. */
|
2012-11-14 20:14:04 +04:00
|
|
|
if (dev_priv->gpu_error.stop_rings) {
|
2012-04-27 17:17:43 +04:00
|
|
|
DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
|
2012-11-14 20:14:04 +04:00
|
|
|
dev_priv->gpu_error.stop_rings = 0;
|
2012-04-27 17:17:43 +04:00
|
|
|
if (ret == -ENODEV) {
|
|
|
|
DRM_ERROR("Reset not implemented, but ignoring "
|
|
|
|
"error for simulated gpu hangs\n");
|
|
|
|
ret = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-04-27 17:17:42 +04:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2009-09-15 01:48:45 +04:00
|
|
|
/**
|
2011-11-28 22:15:17 +04:00
|
|
|
* i915_reset - reset chip after a hang
|
2009-09-15 01:48:45 +04:00
|
|
|
* @dev: drm device to reset
|
|
|
|
*
|
|
|
|
* Reset the chip. Useful if a hang is detected. Returns zero on successful
|
|
|
|
* reset or otherwise an error code.
|
|
|
|
*
|
|
|
|
* Procedure is fairly simple:
|
|
|
|
* - reset the chip using the reset reg
|
|
|
|
* - re-init context state
|
|
|
|
* - re-init hardware status page
|
|
|
|
* - re-init ring buffer
|
|
|
|
* - re-init interrupt state
|
|
|
|
* - re-init display
|
|
|
|
*/
|
2012-04-27 17:17:44 +04:00
|
|
|
int i915_reset(struct drm_device *dev)
|
2009-09-15 01:48:45 +04:00
|
|
|
{
|
|
|
|
drm_i915_private_t *dev_priv = dev->dev_private;
|
2010-09-11 14:17:19 +04:00
|
|
|
int ret;
|
2009-09-15 01:48:45 +04:00
|
|
|
|
2010-12-23 16:33:15 +03:00
|
|
|
if (!i915_try_reset)
|
|
|
|
return 0;
|
|
|
|
|
2012-07-05 00:18:39 +04:00
|
|
|
mutex_lock(&dev->struct_mutex);
|
2009-09-15 01:48:45 +04:00
|
|
|
|
2010-09-30 19:53:18 +04:00
|
|
|
i915_gem_reset(dev);
|
2010-09-19 15:31:36 +04:00
|
|
|
|
2010-09-19 15:38:26 +04:00
|
|
|
ret = -ENODEV;
|
2012-11-14 20:14:04 +04:00
|
|
|
if (get_seconds() - dev_priv->gpu_error.last_reset < 5)
|
2010-10-01 17:57:56 +04:00
|
|
|
DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
|
2012-04-27 17:17:42 +04:00
|
|
|
else
|
2012-04-27 17:17:44 +04:00
|
|
|
ret = intel_gpu_reset(dev);
|
2012-04-27 17:17:42 +04:00
|
|
|
|
2012-11-14 20:14:04 +04:00
|
|
|
dev_priv->gpu_error.last_reset = get_seconds();
|
2010-09-11 14:17:19 +04:00
|
|
|
if (ret) {
|
2010-09-19 15:38:26 +04:00
|
|
|
DRM_ERROR("Failed to reset chip.\n");
|
2010-05-17 17:23:52 +04:00
|
|
|
mutex_unlock(&dev->struct_mutex);
|
2010-09-19 15:38:26 +04:00
|
|
|
return ret;
|
2009-09-15 01:48:45 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Ok, now get things going again... */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Everything depends on having the GTT running, so we need to start
|
|
|
|
* there. Fortunately we don't need to do this unless we reset the
|
|
|
|
* chip at a PCI level.
|
|
|
|
*
|
|
|
|
* Next we need to restore the context, but we don't use those
|
|
|
|
* yet either...
|
|
|
|
*
|
|
|
|
* Ring buffer needs to be re-initialized in the KMS case, or if X
|
|
|
|
* was running at the time of the reset (i.e. we weren't VT
|
|
|
|
* switched away).
|
|
|
|
*/
|
|
|
|
if (drm_core_check_feature(dev, DRIVER_MODESET) ||
|
2010-05-21 05:08:55 +04:00
|
|
|
!dev_priv->mm.suspended) {
|
2012-05-11 17:29:30 +04:00
|
|
|
struct intel_ring_buffer *ring;
|
|
|
|
int i;
|
|
|
|
|
2009-09-15 01:48:45 +04:00
|
|
|
dev_priv->mm.suspended = 0;
|
2010-11-18 04:31:13 +03:00
|
|
|
|
2012-02-02 12:58:12 +04:00
|
|
|
i915_gem_init_swizzling(dev);
|
|
|
|
|
2012-05-11 17:29:30 +04:00
|
|
|
for_each_ring(ring, dev_priv, i)
|
|
|
|
ring->init(ring);
|
2010-11-18 04:31:13 +03:00
|
|
|
|
drm/i915: preliminary context support
Very basic code for context setup/destruction in the driver.
Adds the file i915_gem_context.c This file implements HW context
support. On gen5+ a HW context consists of an opaque GPU object which is
referenced at times of context saves and restores. With RC6 enabled,
the context is also referenced as the GPU enters and exists from RC6
(GPU has it's own internal power context, except on gen5). Though
something like a context does exist for the media ring, the code only
supports contexts for the render ring.
In software, there is a distinction between contexts created by the
user, and the default HW context. The default HW context is used by GPU
clients that do not request setup of their own hardware context. The
default context's state is never restored to help prevent programming
errors. This would happen if a client ran and piggy-backed off another
clients GPU state. The default context only exists to give the GPU some
offset to load as the current to invoke a save of the context we
actually care about. In fact, the code could likely be constructed,
albeit in a more complicated fashion, to never use the default context,
though that limits the driver's ability to swap out, and/or destroy
other contexts.
All other contexts are created as a request by the GPU client. These
contexts store GPU state, and thus allow GPU clients to not re-emit
state (and potentially query certain state) at any time. The kernel
driver makes certain that the appropriate commands are inserted.
There are 4 entry points into the contexts, init, fini, open, close.
The names are self-explanatory except that init can be called during
reset, and also during pm thaw/resume. As we expect our context to be
preserved across these events, we do not reinitialize in this case.
As Adam Jackson pointed out, The cutoff of 1MB where a HW context is
considered too big is arbitrary. The reason for this is even though
context sizes are increasing with every generation, they have yet to
eclipse even 32k. If we somehow read back way more than that, it
probably means BIOS has done something strange, or we're running on a
platform that wasn't designed for this.
v2: rename load/unload to init/fini (daniel)
remove ILK support for get_size() (indirectly daniel)
add HAS_HW_CONTEXTS macro to clarify supported platforms (daniel)
added comments (Ben)
Signed-off-by: Ben Widawsky <ben@bwidawsk.net>
2012-06-05 01:42:42 +04:00
|
|
|
i915_gem_context_init(dev);
|
2012-02-09 23:53:27 +04:00
|
|
|
i915_gem_init_ppgtt(dev);
|
|
|
|
|
2012-06-19 20:40:00 +04:00
|
|
|
/*
|
|
|
|
* It would make sense to re-init all the other hw state, at
|
|
|
|
* least the rps/rc6/emon init done within modeset_init_hw. For
|
|
|
|
* some unknown reason, this blows up my ilk, so don't.
|
|
|
|
*/
|
2012-04-10 17:50:11 +04:00
|
|
|
|
2012-06-19 20:40:00 +04:00
|
|
|
mutex_unlock(&dev->struct_mutex);
|
2012-04-10 17:50:11 +04:00
|
|
|
|
2009-09-15 01:48:45 +04:00
|
|
|
drm_irq_uninstall(dev);
|
|
|
|
drm_irq_install(dev);
|
2012-12-11 17:05:07 +04:00
|
|
|
intel_hpd_init(dev);
|
2012-04-27 17:17:41 +04:00
|
|
|
} else {
|
|
|
|
mutex_unlock(&dev->struct_mutex);
|
2009-09-15 01:48:45 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-12-22 03:09:25 +04:00
|
|
|
static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
|
2009-01-05 00:55:33 +03:00
|
|
|
{
|
2012-06-25 17:58:49 +04:00
|
|
|
struct intel_device_info *intel_info =
|
|
|
|
(struct intel_device_info *) ent->driver_data;
|
|
|
|
|
2012-11-20 19:32:30 +04:00
|
|
|
if (intel_info->is_valleyview)
|
2012-10-16 00:16:23 +04:00
|
|
|
if(!i915_preliminary_hw_support) {
|
|
|
|
DRM_ERROR("Preliminary hardware support disabled\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
2011-02-01 22:43:02 +03:00
|
|
|
/* Only bind to function 0 of the device. Early generations
|
|
|
|
* used function 1 as a placeholder for multi-head. This causes
|
|
|
|
* us confusion instead, especially on the systems where both
|
|
|
|
* functions have the same PCI-ID!
|
|
|
|
*/
|
|
|
|
if (PCI_FUNC(pdev->devfn))
|
|
|
|
return -ENODEV;
|
|
|
|
|
2012-06-25 17:58:49 +04:00
|
|
|
/* We've managed to ship a kms-enabled ddx that shipped with an XvMC
|
|
|
|
* implementation for gen3 (and only gen3) that used legacy drm maps
|
|
|
|
* (gasp!) to share buffers between X and the client. Hence we need to
|
|
|
|
* keep around the fake agp stuff for gen3, even when kms is enabled. */
|
|
|
|
if (intel_info->gen != 3) {
|
|
|
|
driver.driver_features &=
|
|
|
|
~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
|
|
|
|
} else if (!intel_agp_enabled) {
|
|
|
|
DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
2010-05-27 23:40:25 +04:00
|
|
|
return drm_get_pci_dev(pdev, ent, &driver);
|
2009-01-05 00:55:33 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
i915_pci_remove(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
struct drm_device *dev = pci_get_drvdata(pdev);
|
|
|
|
|
|
|
|
drm_put_dev(dev);
|
|
|
|
}
|
|
|
|
|
2010-02-07 23:48:24 +03:00
|
|
|
static int i915_pm_suspend(struct device *dev)
|
2009-01-05 00:55:33 +03:00
|
|
|
{
|
2010-02-07 23:48:24 +03:00
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
|
|
|
struct drm_device *drm_dev = pci_get_drvdata(pdev);
|
|
|
|
int error;
|
2009-01-05 00:55:33 +03:00
|
|
|
|
2010-02-07 23:48:24 +03:00
|
|
|
if (!drm_dev || !drm_dev->dev_private) {
|
|
|
|
dev_err(dev, "DRM not initialized, aborting suspend.\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
2009-01-05 00:55:33 +03:00
|
|
|
|
2010-12-07 02:20:40 +03:00
|
|
|
if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
|
|
|
|
return 0;
|
|
|
|
|
2010-02-07 23:48:24 +03:00
|
|
|
error = i915_drm_freeze(drm_dev);
|
|
|
|
if (error)
|
|
|
|
return error;
|
2009-01-05 00:55:33 +03:00
|
|
|
|
2010-02-07 23:48:24 +03:00
|
|
|
pci_disable_device(pdev);
|
|
|
|
pci_set_power_state(pdev, PCI_D3hot);
|
2009-12-16 08:36:10 +03:00
|
|
|
|
2010-02-07 23:48:24 +03:00
|
|
|
return 0;
|
2009-12-16 08:36:10 +03:00
|
|
|
}
|
|
|
|
|
2010-02-07 23:48:24 +03:00
|
|
|
static int i915_pm_resume(struct device *dev)
|
2009-12-16 08:36:10 +03:00
|
|
|
{
|
2010-02-07 23:48:24 +03:00
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
|
|
|
struct drm_device *drm_dev = pci_get_drvdata(pdev);
|
|
|
|
|
|
|
|
return i915_resume(drm_dev);
|
2009-12-16 08:36:10 +03:00
|
|
|
}
|
|
|
|
|
2010-02-07 23:48:24 +03:00
|
|
|
static int i915_pm_freeze(struct device *dev)
|
2009-12-16 08:36:10 +03:00
|
|
|
{
|
2010-02-07 23:48:24 +03:00
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
|
|
|
struct drm_device *drm_dev = pci_get_drvdata(pdev);
|
|
|
|
|
|
|
|
if (!drm_dev || !drm_dev->dev_private) {
|
|
|
|
dev_err(dev, "DRM not initialized, aborting suspend.\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
return i915_drm_freeze(drm_dev);
|
2009-12-16 08:36:10 +03:00
|
|
|
}
|
|
|
|
|
2010-02-07 23:48:24 +03:00
|
|
|
static int i915_pm_thaw(struct device *dev)
|
2009-12-16 08:36:10 +03:00
|
|
|
{
|
2010-02-07 23:48:24 +03:00
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
|
|
|
struct drm_device *drm_dev = pci_get_drvdata(pdev);
|
|
|
|
|
|
|
|
return i915_drm_thaw(drm_dev);
|
2009-12-16 08:36:10 +03:00
|
|
|
}
|
|
|
|
|
2010-02-07 23:48:24 +03:00
|
|
|
static int i915_pm_poweroff(struct device *dev)
|
2009-12-16 08:36:10 +03:00
|
|
|
{
|
2010-02-07 23:48:24 +03:00
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
|
|
|
struct drm_device *drm_dev = pci_get_drvdata(pdev);
|
|
|
|
|
2010-02-19 01:06:27 +03:00
|
|
|
return i915_drm_freeze(drm_dev);
|
2009-12-16 08:36:10 +03:00
|
|
|
}
|
|
|
|
|
2010-06-06 18:40:20 +04:00
|
|
|
static const struct dev_pm_ops i915_pm_ops = {
|
2011-08-16 23:34:10 +04:00
|
|
|
.suspend = i915_pm_suspend,
|
|
|
|
.resume = i915_pm_resume,
|
|
|
|
.freeze = i915_pm_freeze,
|
|
|
|
.thaw = i915_pm_thaw,
|
|
|
|
.poweroff = i915_pm_poweroff,
|
|
|
|
.restore = i915_pm_resume,
|
2009-12-16 08:36:10 +03:00
|
|
|
};
|
|
|
|
|
2012-05-17 15:27:22 +04:00
|
|
|
static const struct vm_operations_struct i915_gem_vm_ops = {
|
2008-11-12 21:03:55 +03:00
|
|
|
.fault = i915_gem_fault,
|
2009-02-12 01:01:46 +03:00
|
|
|
.open = drm_gem_vm_open,
|
|
|
|
.close = drm_gem_vm_close,
|
2008-11-12 21:03:55 +03:00
|
|
|
};
|
|
|
|
|
2011-10-31 18:28:57 +04:00
|
|
|
static const struct file_operations i915_driver_fops = {
|
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.open = drm_open,
|
|
|
|
.release = drm_release,
|
|
|
|
.unlocked_ioctl = drm_ioctl,
|
|
|
|
.mmap = drm_gem_mmap,
|
|
|
|
.poll = drm_poll,
|
|
|
|
.fasync = drm_fasync,
|
|
|
|
.read = drm_read,
|
|
|
|
#ifdef CONFIG_COMPAT
|
|
|
|
.compat_ioctl = i915_compat_ioctl,
|
|
|
|
#endif
|
|
|
|
.llseek = noop_llseek,
|
|
|
|
};
|
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
static struct drm_driver driver = {
|
2011-08-25 21:55:54 +04:00
|
|
|
/* Don't use MTRRs here; the Xserver or userspace app should
|
|
|
|
* deal with them for Intel hardware.
|
2005-11-11 15:30:27 +03:00
|
|
|
*/
|
2008-07-30 23:06:12 +04:00
|
|
|
.driver_features =
|
|
|
|
DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
|
2012-05-10 17:25:09 +04:00
|
|
|
DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
|
2005-11-10 14:16:34 +03:00
|
|
|
.load = i915_driver_load,
|
2007-11-22 07:14:14 +03:00
|
|
|
.unload = i915_driver_unload,
|
2008-07-30 23:06:12 +04:00
|
|
|
.open = i915_driver_open,
|
2005-11-10 14:16:34 +03:00
|
|
|
.lastclose = i915_driver_lastclose,
|
|
|
|
.preclose = i915_driver_preclose,
|
2008-07-30 23:06:12 +04:00
|
|
|
.postclose = i915_driver_postclose,
|
2010-01-09 02:45:33 +03:00
|
|
|
|
|
|
|
/* Used in place of i915_pm_ops for non-DRIVER_MODESET */
|
|
|
|
.suspend = i915_suspend,
|
|
|
|
.resume = i915_resume,
|
|
|
|
|
2005-07-10 11:31:26 +04:00
|
|
|
.device_is_agp = i915_driver_device_is_agp,
|
2008-11-28 07:22:24 +03:00
|
|
|
.master_create = i915_master_create,
|
|
|
|
.master_destroy = i915_master_destroy,
|
2009-02-18 04:08:49 +03:00
|
|
|
#if defined(CONFIG_DEBUG_FS)
|
2009-07-02 06:26:52 +04:00
|
|
|
.debugfs_init = i915_debugfs_init,
|
|
|
|
.debugfs_cleanup = i915_debugfs_cleanup,
|
2009-02-18 04:08:49 +03:00
|
|
|
#endif
|
2008-07-30 23:06:12 +04:00
|
|
|
.gem_init_object = i915_gem_init_object,
|
|
|
|
.gem_free_object = i915_gem_free_object,
|
2008-11-12 21:03:55 +03:00
|
|
|
.gem_vm_ops = &i915_gem_vm_ops,
|
2012-05-10 17:25:09 +04:00
|
|
|
|
|
|
|
.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
|
|
|
|
.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
|
|
|
|
.gem_prime_export = i915_gem_prime_export,
|
|
|
|
.gem_prime_import = i915_gem_prime_import,
|
|
|
|
|
2011-02-07 05:16:14 +03:00
|
|
|
.dumb_create = i915_gem_dumb_create,
|
|
|
|
.dumb_map_offset = i915_gem_mmap_gtt,
|
|
|
|
.dumb_destroy = i915_gem_dumb_destroy,
|
2005-04-17 02:20:36 +04:00
|
|
|
.ioctls = i915_ioctls,
|
2011-10-31 18:28:57 +04:00
|
|
|
.fops = &i915_driver_fops,
|
2005-11-10 14:16:34 +03:00
|
|
|
.name = DRIVER_NAME,
|
|
|
|
.desc = DRIVER_DESC,
|
|
|
|
.date = DRIVER_DATE,
|
|
|
|
.major = DRIVER_MAJOR,
|
|
|
|
.minor = DRIVER_MINOR,
|
|
|
|
.patchlevel = DRIVER_PATCHLEVEL,
|
2005-04-17 02:20:36 +04:00
|
|
|
};
|
|
|
|
|
2010-12-14 20:16:38 +03:00
|
|
|
static struct pci_driver i915_pci_driver = {
|
|
|
|
.name = DRIVER_NAME,
|
|
|
|
.id_table = pciidlist,
|
|
|
|
.probe = i915_pci_probe,
|
|
|
|
.remove = i915_pci_remove,
|
|
|
|
.driver.pm = &i915_pm_ops,
|
|
|
|
};
|
|
|
|
|
2005-04-17 02:20:36 +04:00
|
|
|
static int __init i915_init(void)
|
|
|
|
{
|
|
|
|
driver.num_ioctls = i915_max_ioctl;
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 01:24:08 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* If CONFIG_DRM_I915_KMS is set, default to KMS unless
|
|
|
|
* explicitly disabled with the module pararmeter.
|
|
|
|
*
|
|
|
|
* Otherwise, just follow the parameter (defaulting to off).
|
|
|
|
*
|
|
|
|
* Allow optional vga_text_mode_force boot option to override
|
|
|
|
* the default behavior.
|
|
|
|
*/
|
|
|
|
#if defined(CONFIG_DRM_I915_KMS)
|
|
|
|
if (i915_modeset != 0)
|
|
|
|
driver.driver_features |= DRIVER_MODESET;
|
|
|
|
#endif
|
|
|
|
if (i915_modeset == 1)
|
|
|
|
driver.driver_features |= DRIVER_MODESET;
|
|
|
|
|
|
|
|
#ifdef CONFIG_VGA_CONSOLE
|
|
|
|
if (vgacon_text_force() && i915_modeset == -1)
|
|
|
|
driver.driver_features &= ~DRIVER_MODESET;
|
|
|
|
#endif
|
|
|
|
|
2011-01-23 13:45:14 +03:00
|
|
|
if (!(driver.driver_features & DRIVER_MODESET))
|
|
|
|
driver.get_vblank_timestamp = NULL;
|
|
|
|
|
2010-12-14 20:16:38 +03:00
|
|
|
return drm_pci_init(&driver, &i915_pci_driver);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static void __exit i915_exit(void)
|
|
|
|
{
|
2010-12-14 20:16:38 +03:00
|
|
|
drm_pci_exit(&driver, &i915_pci_driver);
|
2005-04-17 02:20:36 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
module_init(i915_init);
|
|
|
|
module_exit(i915_exit);
|
|
|
|
|
2005-09-25 08:28:13 +04:00
|
|
|
MODULE_AUTHOR(DRIVER_AUTHOR);
|
|
|
|
MODULE_DESCRIPTION(DRIVER_DESC);
|
2005-04-17 02:20:36 +04:00
|
|
|
MODULE_LICENSE("GPL and additional rights");
|
2011-10-14 03:08:51 +04:00
|
|
|
|
2012-03-23 01:38:43 +04:00
|
|
|
/* We give fast paths for the really cool registers */
|
|
|
|
#define NEEDS_FORCE_WAKE(dev_priv, reg) \
|
2012-06-04 13:18:15 +04:00
|
|
|
((HAS_FORCE_WAKE((dev_priv)->dev)) && \
|
|
|
|
((reg) < 0x40000) && \
|
|
|
|
((reg) != FORCEWAKE))
|
2012-10-18 16:16:09 +04:00
|
|
|
static void
|
|
|
|
ilk_dummy_write(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
/* WaIssueDummyWriteToWakeupFromRC6: Issue a dummy write to wake up the
|
|
|
|
* chip from rc6 before touching it for real. MI_MODE is masked, hence
|
|
|
|
* harmless to write 0 into. */
|
|
|
|
I915_WRITE_NOTRACE(MI_MODE, 0);
|
|
|
|
}
|
|
|
|
|
2013-02-19 02:00:20 +04:00
|
|
|
static void
|
|
|
|
hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
|
|
|
|
{
|
|
|
|
if (IS_HASWELL(dev_priv->dev) &&
|
2013-02-19 02:00:21 +04:00
|
|
|
(I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
|
2013-02-19 02:00:20 +04:00
|
|
|
DRM_ERROR("Unknown unclaimed register before writing to %x\n",
|
|
|
|
reg);
|
2013-02-19 02:00:21 +04:00
|
|
|
I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
|
2013-02-19 02:00:20 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
|
|
|
|
{
|
|
|
|
if (IS_HASWELL(dev_priv->dev) &&
|
2013-02-19 02:00:21 +04:00
|
|
|
(I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
|
2013-02-19 02:00:20 +04:00
|
|
|
DRM_ERROR("Unclaimed write to %x\n", reg);
|
2013-02-19 02:00:21 +04:00
|
|
|
I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
|
2013-02-19 02:00:20 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-10-14 03:08:51 +04:00
|
|
|
#define __i915_read(x, y) \
|
|
|
|
u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
|
|
|
|
u##x val = 0; \
|
2012-10-18 16:16:09 +04:00
|
|
|
if (IS_GEN5(dev_priv->dev)) \
|
|
|
|
ilk_dummy_write(dev_priv); \
|
2011-10-14 03:08:51 +04:00
|
|
|
if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
|
2012-01-06 23:48:38 +04:00
|
|
|
unsigned long irqflags; \
|
|
|
|
spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
|
|
|
|
if (dev_priv->forcewake_count == 0) \
|
2012-07-02 18:51:02 +04:00
|
|
|
dev_priv->gt.force_wake_get(dev_priv); \
|
2011-10-14 03:08:51 +04:00
|
|
|
val = read##y(dev_priv->regs + reg); \
|
2012-01-06 23:48:38 +04:00
|
|
|
if (dev_priv->forcewake_count == 0) \
|
2012-07-02 18:51:02 +04:00
|
|
|
dev_priv->gt.force_wake_put(dev_priv); \
|
2012-01-06 23:48:38 +04:00
|
|
|
spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
|
2011-10-14 03:08:51 +04:00
|
|
|
} else { \
|
|
|
|
val = read##y(dev_priv->regs + reg); \
|
|
|
|
} \
|
|
|
|
trace_i915_reg_rw(false, reg, val, sizeof(val)); \
|
|
|
|
return val; \
|
|
|
|
}
|
|
|
|
|
|
|
|
__i915_read(8, b)
|
|
|
|
__i915_read(16, w)
|
|
|
|
__i915_read(32, l)
|
|
|
|
__i915_read(64, q)
|
|
|
|
#undef __i915_read
|
|
|
|
|
|
|
|
#define __i915_write(x, y) \
|
|
|
|
void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
|
2012-02-09 13:15:20 +04:00
|
|
|
u32 __fifo_ret = 0; \
|
2011-10-14 03:08:51 +04:00
|
|
|
trace_i915_reg_rw(true, reg, val, sizeof(val)); \
|
|
|
|
if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
|
2012-02-09 13:15:20 +04:00
|
|
|
__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
|
2011-10-14 03:08:51 +04:00
|
|
|
} \
|
2012-10-18 16:16:09 +04:00
|
|
|
if (IS_GEN5(dev_priv->dev)) \
|
|
|
|
ilk_dummy_write(dev_priv); \
|
2013-02-19 02:00:20 +04:00
|
|
|
hsw_unclaimed_reg_clear(dev_priv, reg); \
|
2013-01-25 23:44:47 +04:00
|
|
|
write##y(val, dev_priv->regs + reg); \
|
2012-02-09 13:15:20 +04:00
|
|
|
if (unlikely(__fifo_ret)) { \
|
|
|
|
gen6_gt_check_fifodbg(dev_priv); \
|
|
|
|
} \
|
2013-02-19 02:00:20 +04:00
|
|
|
hsw_unclaimed_reg_check(dev_priv, reg); \
|
2011-10-14 03:08:51 +04:00
|
|
|
}
|
|
|
|
__i915_write(8, b)
|
|
|
|
__i915_write(16, w)
|
|
|
|
__i915_write(32, l)
|
|
|
|
__i915_write(64, q)
|
|
|
|
#undef __i915_write
|
2012-07-12 22:01:05 +04:00
|
|
|
|
|
|
|
static const struct register_whitelist {
|
|
|
|
uint64_t offset;
|
|
|
|
uint32_t size;
|
|
|
|
uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
|
|
|
|
} whitelist[] = {
|
|
|
|
{ RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
|
|
|
|
};
|
|
|
|
|
|
|
|
int i915_reg_read_ioctl(struct drm_device *dev,
|
|
|
|
void *data, struct drm_file *file)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
struct drm_i915_reg_read *reg = data;
|
|
|
|
struct register_whitelist const *entry = whitelist;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
|
|
|
|
if (entry->offset == reg->offset &&
|
|
|
|
(1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (i == ARRAY_SIZE(whitelist))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
switch (entry->size) {
|
|
|
|
case 8:
|
|
|
|
reg->val = I915_READ64(reg->offset);
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
reg->val = I915_READ(reg->offset);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
reg->val = I915_READ16(reg->offset);
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
reg->val = I915_READ8(reg->offset);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
WARN_ON(1);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|